Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009 Texas Instruments Incorporated |
| 3 | * |
| 4 | * Copyright (C) 2011 |
| 5 | * Heiko Schocher, DENX Software Engineering, hs@denx.de. |
| 6 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
| 13 | #define CONFIG_SYS_NO_FLASH /* that is, no *NOR* flash */ |
| 14 | #define CONFIG_SYS_CONSOLE_INFO_QUIET |
| 15 | |
| 16 | /* SoC Configuration */ |
| 17 | #define CONFIG_ARM926EJS /* arm926ejs CPU */ |
| 18 | #define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */ |
| 19 | #define CONFIG_SYS_HZ_CLOCK 24000000 /* timer0 freq */ |
| 20 | #define CONFIG_SYS_HZ 1000 |
| 21 | #define CONFIG_SOC_DM365 |
| 22 | |
| 23 | #define CONFIG_MACH_TYPE MACH_TYPE_DAVINCI_DM365_EVM |
| 24 | |
| 25 | #define CONFIG_HOSTNAME cam_enc_4xx |
| 26 | |
Nobuhiro Iwamatsu | 8913e6b | 2012-04-17 16:42:22 +0000 | [diff] [blame] | 27 | #define CONFIG_BOARD_LATE_INIT |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 28 | #define CONFIG_CAM_ENC_LED_MASK 0x0fc00000 |
| 29 | |
| 30 | /* Memory Info */ |
| 31 | #define CONFIG_NR_DRAM_BANKS 1 |
| 32 | #define PHYS_SDRAM_1 0x80000000 |
| 33 | #define PHYS_SDRAM_1_SIZE (256 << 20) /* 256 MiB */ |
| 34 | #define DDR_4BANKS /* 4-bank DDR2 (256MB) */ |
| 35 | #define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */ |
| 36 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 37 | |
| 38 | /* Serial Driver info: UART0 for console */ |
| 39 | #define CONFIG_SYS_NS16550 |
| 40 | #define CONFIG_SYS_NS16550_SERIAL |
| 41 | #define CONFIG_SYS_NS16550_REG_SIZE -4 |
| 42 | #define CONFIG_SYS_NS16550_COM1 0x01c20000 |
| 43 | #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 44 | #define CONFIG_CONS_INDEX 1 |
| 45 | #define CONFIG_BAUDRATE 115200 |
| 46 | |
| 47 | /* Network Configuration */ |
| 48 | #define CONFIG_DRIVER_TI_EMAC |
| 49 | #define CONFIG_EMAC_MDIO_PHY_NUM 0 |
| 50 | #define CONFIG_SYS_EMAC_TI_CLKDIV 0xa9 /* 1MHz */ |
| 51 | #define CONFIG_MII |
| 52 | #define CONFIG_BOOTP_DEFAULT |
| 53 | #define CONFIG_BOOTP_DNS |
| 54 | #define CONFIG_BOOTP_DNS2 |
| 55 | #define CONFIG_BOOTP_SEND_HOSTNAME |
| 56 | #define CONFIG_NET_RETRY_COUNT 10 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 57 | #define CONFIG_CMD_MII |
| 58 | #define CONFIG_SYS_DCACHE_OFF |
| 59 | #define CONFIG_RESET_PHY_R |
| 60 | |
| 61 | /* I2C */ |
| 62 | #define CONFIG_HARD_I2C |
| 63 | #define CONFIG_DRIVER_DAVINCI_I2C |
| 64 | #define CONFIG_SYS_I2C_SPEED 400000 |
| 65 | #define CONFIG_SYS_I2C_SLAVE 0x10 /* SMBus host address */ |
| 66 | |
| 67 | /* NAND: socketed, two chipselects, normally 2 GBytes */ |
| 68 | #define CONFIG_NAND_DAVINCI |
| 69 | #define CONFIG_SYS_NAND_CS 2 |
| 70 | #define CONFIG_SYS_NAND_USE_FLASH_BBT |
| 71 | #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST |
| 72 | #define CONFIG_SYS_NAND_PAGE_2K |
| 73 | |
| 74 | #define CONFIG_SYS_NAND_LARGEPAGE |
| 75 | #define CONFIG_SYS_NAND_BASE_LIST { 0x02000000, } |
| 76 | /* socket has two chipselects, nCE0 gated by address BIT(14) */ |
| 77 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 78 | |
| 79 | /* SPI support */ |
| 80 | #define CONFIG_SPI |
| 81 | #define CONFIG_SPI_FLASH |
| 82 | #define CONFIG_SPI_FLASH_STMICRO |
| 83 | #define CONFIG_DAVINCI_SPI |
| 84 | #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE |
| 85 | #define CONFIG_SYS_SPI_CLK davinci_clk_get(SPI_PLLDIV) |
| 86 | #define CONFIG_SF_DEFAULT_SPEED 3000000 |
| 87 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED |
| 88 | #define CONFIG_CMD_SF |
| 89 | |
| 90 | /* SD/MMC */ |
| 91 | #define CONFIG_MMC |
| 92 | #define CONFIG_GENERIC_MMC |
| 93 | #define CONFIG_DAVINCI_MMC |
| 94 | #define CONFIG_MMC_MBLOCK |
| 95 | |
| 96 | /* U-Boot command configuration */ |
| 97 | #include <config_cmd_default.h> |
| 98 | |
| 99 | #define CONFIG_CMD_BDI |
| 100 | #undef CONFIG_CMD_FLASH |
| 101 | #undef CONFIG_CMD_FPGA |
| 102 | #undef CONFIG_CMD_SETGETDCR |
| 103 | #define CONFIG_CMD_ASKENV |
| 104 | #define CONFIG_CMD_CACHE |
| 105 | #define CONFIG_CMD_DHCP |
| 106 | #define CONFIG_CMD_I2C |
| 107 | #define CONFIG_CMD_PING |
| 108 | #define CONFIG_CMD_SAVES |
| 109 | |
Hadli, Manjunath | 8f5d468 | 2012-02-06 00:30:44 +0000 | [diff] [blame] | 110 | #ifdef CONFIG_CMD_BDI |
| 111 | #define CONFIG_CLOCKS |
| 112 | #endif |
| 113 | |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 114 | #ifdef CONFIG_MMC |
| 115 | #define CONFIG_DOS_PARTITION |
| 116 | #define CONFIG_CMD_EXT2 |
| 117 | #define CONFIG_CMD_FAT |
| 118 | #define CONFIG_CMD_MMC |
| 119 | #endif |
| 120 | |
| 121 | #ifdef CONFIG_NAND_DAVINCI |
| 122 | #define CONFIG_CMD_MTDPARTS |
| 123 | #define CONFIG_MTD_PARTITIONS |
| 124 | #define CONFIG_MTD_DEVICE |
| 125 | #define CONFIG_CMD_NAND |
| 126 | #define CONFIG_CMD_UBI |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 127 | #define CONFIG_CMD_UBIFS |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 128 | #define CONFIG_RBTREE |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 129 | #define CONFIG_LZO |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 130 | #endif |
| 131 | |
| 132 | #define CONFIG_CRC32_VERIFY |
| 133 | #define CONFIG_MX_CYCLIC |
| 134 | |
| 135 | /* U-Boot general configuration */ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 136 | #define CONFIG_BOOTFILE "uImage" /* Boot file name */ |
| 137 | #define CONFIG_SYS_PROMPT "cam_enc_4xx> " /* Monitor Command Prompt */ |
| 138 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 139 | #define CONFIG_SYS_PBSIZE /* Print buffer size */ \ |
| 140 | (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
| 141 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 142 | #define CONFIG_SYS_HUSH_PARSER |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 143 | #define CONFIG_SYS_LONGHELP |
| 144 | |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 145 | #define CONFIG_MENU |
| 146 | #define CONFIG_MENU_SHOW |
| 147 | #define CONFIG_FIT |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 148 | #define CONFIG_BOARD_IMG_ADDR_R 0x80000000 |
| 149 | |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 150 | #ifdef CONFIG_NAND_DAVINCI |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 151 | #define CONFIG_ENV_SIZE (16 << 10) |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 152 | #define CONFIG_ENV_IS_IN_NAND |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 153 | #define CONFIG_ENV_OFFSET 0x180000 |
Heiko Schocher | 24efef9 | 2012-03-07 04:10:00 +0000 | [diff] [blame] | 154 | #define CONFIG_ENV_RANGE 0x040000 |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 155 | #define CONFIG_ENV_OFFSET_REDUND 0x1c0000 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 156 | #undef CONFIG_ENV_IS_IN_FLASH |
| 157 | #endif |
| 158 | |
| 159 | #if defined(CONFIG_MMC) && !defined(CONFIG_ENV_IS_IN_NAND) |
| 160 | #define CONFIG_CMD_ENV |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 161 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 162 | #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */ |
| 163 | #define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */ |
| 164 | #define CONFIG_ENV_IS_IN_MMC |
| 165 | #undef CONFIG_ENV_IS_IN_FLASH |
| 166 | #endif |
| 167 | |
| 168 | #define CONFIG_BOOTDELAY 3 |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 169 | /* |
| 170 | * 24MHz InputClock / 15 prediv -> 1.6 MHz timer running |
| 171 | * Timeout 1 second. |
| 172 | */ |
| 173 | #define CONFIG_AIT_TIMER_TIMEOUT 0x186a00 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 174 | |
| 175 | #define CONFIG_CMDLINE_EDITING |
| 176 | #define CONFIG_VERSION_VARIABLE |
| 177 | #define CONFIG_TIMESTAMP |
| 178 | |
| 179 | /* U-Boot memory configuration */ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 180 | #define CONFIG_SYS_MALLOC_LEN (1 << 20) /* 1 MiB */ |
| 181 | #define CONFIG_SYS_MEMTEST_START 0x80000000 /* physical address */ |
| 182 | #define CONFIG_SYS_MEMTEST_END 0x81000000 /* test 16MB RAM */ |
| 183 | |
| 184 | /* Linux interfacing */ |
| 185 | #define CONFIG_CMDLINE_TAG |
| 186 | #define CONFIG_SETUP_MEMORY_TAGS |
| 187 | #define CONFIG_SYS_BARGSIZE 1024 /* bootarg Size */ |
| 188 | #define CONFIG_SYS_LOAD_ADDR 0x80700000 /* kernel address */ |
| 189 | |
| 190 | #define MTDIDS_DEFAULT "nand0=davinci_nand.0" |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 191 | #define MTDPARTS_DEFAULT \ |
| 192 | "mtdparts=" \ |
| 193 | "davinci_nand.0:" \ |
| 194 | "128k(spl)," \ |
| 195 | "384k(UBLheader)," \ |
| 196 | "1m(u-boot)," \ |
| 197 | "512k(env)," \ |
| 198 | "-(ubi)" |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 199 | |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 200 | #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 |
| 201 | #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 202 | |
| 203 | /* Defines for SPL */ |
| 204 | #define CONFIG_SPL |
Tom Rini | 3f7f241 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 205 | #define CONFIG_SPL_FRAMEWORK |
| 206 | #define CONFIG_SPL_BOARD_INIT |
Heiko Schocher | 24efef9 | 2012-03-07 04:10:00 +0000 | [diff] [blame] | 207 | #define CONFIG_SPL_LIBGENERIC_SUPPORT |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 208 | #define CONFIG_SPL_NAND_SUPPORT |
Scott Wood | 6f2f01b | 2012-09-20 19:09:07 -0500 | [diff] [blame] | 209 | #define CONFIG_SPL_NAND_BASE |
| 210 | #define CONFIG_SPL_NAND_DRIVERS |
| 211 | #define CONFIG_SPL_NAND_ECC |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 212 | #define CONFIG_SPL_NAND_SIMPLE |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 213 | #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST |
| 214 | #define CONFIG_SPL_SERIAL_SUPPORT |
| 215 | #define CONFIG_SPL_POST_MEM_SUPPORT |
| 216 | #define CONFIG_SPL_LDSCRIPT "$(BOARDDIR)/u-boot-spl.lds" |
| 217 | #define CONFIG_SPL_STACK (0x00010000 + 0x7f00) |
| 218 | |
Heiko Schocher | 24efef9 | 2012-03-07 04:10:00 +0000 | [diff] [blame] | 219 | #define CONFIG_SPL_TEXT_BASE 0x00000020 /*CONFIG_SYS_SRAM_START*/ |
Albert ARIBAUD | e749789 | 2013-04-12 05:14:31 +0000 | [diff] [blame] | 220 | #define CONFIG_SPL_MAX_FOOTPRINT 12288 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 221 | |
| 222 | #ifndef CONFIG_SPL_BUILD |
| 223 | #define CONFIG_SYS_TEXT_BASE 0x81080000 |
| 224 | #endif |
| 225 | |
| 226 | #define CONFIG_SYS_NAND_BASE 0x02000000 |
| 227 | #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ |
| 228 | CONFIG_SYS_NAND_PAGE_SIZE) |
| 229 | |
| 230 | #define CONFIG_SYS_NAND_ECCPOS { \ |
| 231 | 24, 25, 26, 27, 28, \ |
| 232 | 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \ |
| 233 | 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \ |
| 234 | 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \ |
| 235 | 59, 60, 61, 62, 63 } |
| 236 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 |
| 237 | #define CONFIG_SYS_NAND_ECCSIZE 0x200 |
| 238 | #define CONFIG_SYS_NAND_ECCBYTES 10 |
| 239 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 240 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 241 | |
| 242 | /* |
| 243 | * RBL searches from Block n (n = 1..24) |
| 244 | * so we can define, how many UBL Headers |
| 245 | * we can write before the real spl code |
| 246 | */ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 247 | #define CONFIG_SYS_NROF_PAGES_NAND_SPL 6 |
| 248 | |
| 249 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x81080000 /* u-boot TEXT_BASE */ |
| 250 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST |
| 251 | |
| 252 | /* |
| 253 | * Post tests for memory testing |
| 254 | */ |
| 255 | #define CONFIG_POST CONFIG_SYS_POST_MEMORY |
| 256 | #define _POST_WORD_ADDR 0x0 |
| 257 | |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 258 | #define CONFIG_DISPLAY_BOARDINFO |
| 259 | |
| 260 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK |
| 261 | |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 262 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 |
| 263 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0xa0000 |
Heiko Schocher | 24efef9 | 2012-03-07 04:10:00 +0000 | [diff] [blame] | 264 | #define CONFIG_SYS_NAND_U_BOOT_ERA_SIZE 0x100000 |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 265 | |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 266 | /* for UBL header */ |
| 267 | #define CONFIG_SYS_UBL_BLOCK (CONFIG_SYS_NAND_PAGE_SIZE) |
| 268 | |
| 269 | #define CONFIG_SYS_DM36x_PLL1_PLLM 0x55 |
| 270 | #define CONFIG_SYS_DM36x_PLL1_PREDIV 0x8005 |
| 271 | #define CONFIG_SYS_DM36x_PLL2_PLLM 0x09 |
| 272 | #define CONFIG_SYS_DM36x_PLL2_PREDIV 0x8000 |
| 273 | #define CONFIG_SYS_DM36x_PERI_CLK_CTRL 0x243F04FC |
| 274 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV1 0x801b |
| 275 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV2 0x8001 |
| 276 | /* POST DIV 680/2 = 340Mhz -> MJCP and HDVICP bus interface clock */ |
| 277 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV3 0x8001 |
| 278 | /* |
| 279 | * POST DIV 680/4 = 170Mhz -> EDMA/Peripheral CFG0(1/2 MJCP/HDVICP bus |
| 280 | * interface clk) |
| 281 | */ |
| 282 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV4 0x8003 |
| 283 | /* POST DIV 680/2 = 340Mhz -> VPSS */ |
| 284 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV5 0x8001 |
| 285 | /* POST DIV 680/9 = 75.6 Mhz -> VENC */ |
| 286 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV6 0x8008 |
| 287 | /* |
| 288 | * POST DIV 680/1 = 680Mhz -> DDRx2(with internal divider of 2, clock boils |
| 289 | * down to 340 Mhz) |
| 290 | */ |
| 291 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV7 0x8000 |
| 292 | /* POST DIV 680/7= 97Mhz-> MMC0/SD0 */ |
| 293 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV8 0x8006 |
| 294 | /* POST DIV 680/28 = 24.3Mhz-> CLKOUT */ |
| 295 | #define CONFIG_SYS_DM36x_PLL1_PLLDIV9 0x801b |
| 296 | |
| 297 | #define CONFIG_SYS_DM36x_PLL2_PLLDIV1 0x8011 |
| 298 | /* POST DIV 432/1=432 Mhz -> ARM926/(HDVICP block) clk */ |
| 299 | #define CONFIG_SYS_DM36x_PLL2_PLLDIV2 0x8000 |
| 300 | #define CONFIG_SYS_DM36x_PLL2_PLLDIV3 0x8001 |
| 301 | /* POST DIV 432/21= 20.5714 Mhz->VOICE Codec clk */ |
| 302 | #define CONFIG_SYS_DM36x_PLL2_PLLDIV4 0x8014 |
| 303 | /* POST DIV 432/16=27 Mhz -> VENC(For SD modes, requires) */ |
| 304 | #define CONFIG_SYS_DM36x_PLL2_PLLDIV5 0x800f |
| 305 | |
| 306 | /* |
| 307 | * READ LATENCY 7 (CL + 2) |
| 308 | * CONFIG_PWRDNEN = 1 |
| 309 | * CONFIG_EXT_STRBEN = 1 |
| 310 | */ |
| 311 | #define CONFIG_SYS_DM36x_DDR2_DDRPHYCR (0 \ |
| 312 | | DV_DDR_PHY_EXT_STRBEN \ |
| 313 | | DV_DDR_PHY_PWRDNEN \ |
| 314 | | (7 << DV_DDR_PHY_RD_LATENCY_SHIFT)) |
| 315 | |
| 316 | /* |
| 317 | * T_RFC = (trfc/DDR_CLK) - 1 = (195 / 2.941) - 1 |
| 318 | * T_RP = (trp/DDR_CLK) - 1 = (12.5 / 2.941) - 1 |
| 319 | * T_RCD = (trcd/DDR_CLK) - 1 = (12.5 / 2.941) - 1 |
| 320 | * T_WR = (twr/DDR_CLK) - 1 = (15 / 2.941) - 1 |
| 321 | * T_RAS = (tras/DDR_CLK) - 1 = (45 / 2.941) - 1 |
| 322 | * T_RC = (trc/DDR_CLK) - 1 = (57.5 / 2.941) - 1 |
| 323 | * T_RRD = (trrd/DDR_CLK) - 1 = (7.5 / 2.941) - 1 |
| 324 | * T_WTR = (twtr/DDR_CLK) - 1 = (7.5 / 2.941) - 1 |
| 325 | */ |
| 326 | #define CONFIG_SYS_DM36x_DDR2_SDTIMR (0 \ |
| 327 | | (66 << DV_DDR_SDTMR1_RFC_SHIFT) \ |
| 328 | | (4 << DV_DDR_SDTMR1_RP_SHIFT) \ |
| 329 | | (4 << DV_DDR_SDTMR1_RCD_SHIFT) \ |
| 330 | | (5 << DV_DDR_SDTMR1_WR_SHIFT) \ |
| 331 | | (14 << DV_DDR_SDTMR1_RAS_SHIFT) \ |
| 332 | | (19 << DV_DDR_SDTMR1_RC_SHIFT) \ |
| 333 | | (2 << DV_DDR_SDTMR1_RRD_SHIFT) \ |
| 334 | | (2 << DV_DDR_SDTMR1_WTR_SHIFT)) |
| 335 | |
| 336 | /* |
| 337 | * T_RASMAX = (trasmax/refresh_rate) - 1 = (70K / 7812.6) - 1 |
| 338 | * T_XP = tCKE - 1 = 3 - 2 |
| 339 | * T_XSNR= ((trfc + 10)/DDR_CLK) - 1 = (205 / 2.941) - 1 |
| 340 | * T_XSRD = txsrd - 1 = 200 - 1 |
| 341 | * T_RTP = (trtp/DDR_CLK) - 1 = (7.5 / 2.941) - 1 |
| 342 | * T_CKE = tcke - 1 = 3 - 1 |
| 343 | */ |
| 344 | #define CONFIG_SYS_DM36x_DDR2_SDTIMR2 (0 \ |
| 345 | | (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) \ |
| 346 | | (2 << DV_DDR_SDTMR2_XP_SHIFT) \ |
| 347 | | (69 << DV_DDR_SDTMR2_XSNR_SHIFT) \ |
| 348 | | (199 << DV_DDR_SDTMR2_XSRD_SHIFT) \ |
| 349 | | (2 << DV_DDR_SDTMR2_RTP_SHIFT) \ |
| 350 | | (2 << DV_DDR_SDTMR2_CKE_SHIFT)) |
| 351 | |
| 352 | /* PR_OLD_COUNT = 0xfe */ |
| 353 | #define CONFIG_SYS_DM36x_DDR2_PBBPR 0x000000FE |
| 354 | /* refresh rate = 0x768 */ |
| 355 | #define CONFIG_SYS_DM36x_DDR2_SDRCR 0x00000768 |
| 356 | |
| 357 | #define CONFIG_SYS_DM36x_DDR2_SDBCR (0 \ |
| 358 | | (2 << DV_DDR_SDCR_PAGESIZE_SHIFT) \ |
| 359 | | (3 << DV_DDR_SDCR_IBANK_SHIFT) \ |
| 360 | | (5 << DV_DDR_SDCR_CL_SHIFT) \ |
| 361 | | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) \ |
| 362 | | (1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT) \ |
| 363 | | (1 << DV_DDR_SDCR_DDREN_SHIFT) \ |
| 364 | | (0 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) \ |
| 365 | | (1 << DV_DDR_SDCR_DDR2EN_SHIFT) \ |
| 366 | | (1 << DV_DDR_SDCR_DDR_DDQS_SHIFT) \ |
| 367 | | (1 << DV_DDR_SDCR_BOOTUNLOCK_SHIFT)) |
| 368 | |
| 369 | #define CONFIG_SYS_DM36x_AWCCR 0xff |
| 370 | #define CONFIG_SYS_DM36x_AB1CR 0x40400204 |
| 371 | #define CONFIG_SYS_DM36x_AB2CR 0x04ca2650 |
| 372 | |
| 373 | /* All Video Inputs */ |
| 374 | #define CONFIG_SYS_DM36x_PINMUX0 0x00000000 |
| 375 | /* |
| 376 | * All Video Outputs, |
| 377 | * GPIO 86, 87 + 90 0x0000f030 |
| 378 | */ |
| 379 | #define CONFIG_SYS_DM36x_PINMUX1 0x00530002 |
| 380 | #define CONFIG_SYS_DM36x_PINMUX2 0x00001815 |
| 381 | /* |
| 382 | * SPI1, UART1, I2C, SD0, SD1, McBSP0, CLKOUTs |
| 383 | * GPIO 25 0x60000000 |
| 384 | */ |
| 385 | #define CONFIG_SYS_DM36x_PINMUX3 0x9b5affff |
| 386 | /* |
| 387 | * MMC/SD0 instead of MS, SPI0 |
| 388 | * GPIO 34 0x0000c000 |
| 389 | */ |
| 390 | #define CONFIG_SYS_DM36x_PINMUX4 0x00002655 |
| 391 | |
| 392 | /* |
| 393 | * Default environment settings |
| 394 | */ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 395 | |
| 396 | #define DVN4XX_UBOOT_ADDR_R_RAM 0x80000000 |
| 397 | /* (DVN4XX_UBOOT_ADDR_R_RAM + CONFIG_SYS_NAND_PAGE_SIZE) */ |
| 398 | #define DVN4XX_UBOOT_ADDR_R_NAND_SPL 0x80000800 |
| 399 | /* |
| 400 | * (DVN4XX_UBOOT_ADDR_R_NAND_SPL + (CONFIG_SYS_NROF_PAGES_NAND_SPL * \ |
| 401 | * CONFIG_SYS_NAND_PAGE_SIZE)) |
| 402 | */ |
| 403 | #define DVN4XX_UBOOT_ADDR_R_UBOOT 0x80003800 |
| 404 | |
| 405 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 406 | "u_boot_addr_r=" __stringify(DVN4XX_UBOOT_ADDR_R_RAM) "\0" \ |
| 407 | "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.ubl\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 408 | "load=tftp ${u_boot_addr_r} ${u-boot}\0" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 409 | "pagesz=" __stringify(CONFIG_SYS_NAND_PAGE_SIZE) "\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 410 | "writeheader=nandrbl rbl;nand erase 20000 ${pagesz};" \ |
| 411 | "nand write ${u_boot_addr_r} 20000 ${pagesz};" \ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 412 | "nandrbl uboot\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 413 | "writenand_spl=nandrbl rbl;nand erase 0 3000;" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 414 | "nand write " __stringify(DVN4XX_UBOOT_ADDR_R_NAND_SPL) \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 415 | " 0 3000;nandrbl uboot\0" \ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 416 | "writeuboot=nandrbl uboot;" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 417 | "nand erase " __stringify(CONFIG_SYS_NAND_U_BOOT_OFFS) " "\ |
| 418 | __stringify(CONFIG_SYS_NAND_U_BOOT_ERA_SIZE) \ |
| 419 | ";nand write " __stringify(DVN4XX_UBOOT_ADDR_R_UBOOT) \ |
| 420 | " " __stringify(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \ |
| 421 | __stringify(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0" \ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 422 | "update=run load writenand_spl writeuboot\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 423 | "bootcmd=run net_nfs\0" \ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 424 | "rootpath=/opt/eldk-arm/arm\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 425 | "mtdids=" MTDIDS_DEFAULT "\0" \ |
| 426 | "mtdparts=" MTDPARTS_DEFAULT "\0" \ |
| 427 | "netdev=eth0\0" \ |
| 428 | "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ |
| 429 | "addmisc=setenv bootargs ${bootargs} app_reset=${app_reset}\0" \ |
| 430 | "addcon=setenv bootargs ${bootargs} console=ttyS0," \ |
| 431 | "${baudrate}n8\0" \ |
| 432 | "addip=setenv bootargs ${bootargs} " \ |
| 433 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 434 | ":${hostname}:${netdev}:off eth=${ethaddr} panic=1\0" \ |
| 435 | "rootpath=/opt/eldk-arm/arm\0" \ |
| 436 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 437 | "nfsroot=${serverip}:${rootpath}\0" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 438 | "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage \0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 439 | "kernel_addr_r=80600000\0" \ |
| 440 | "load_kernel=tftp ${kernel_addr_r} ${bootfile}\0" \ |
Joe Hershberger | 949a771 | 2012-11-01 16:54:18 +0000 | [diff] [blame] | 441 | "ubi_load_kernel=ubi part ubi 2048;ubifsmount ubi:${img_volume};" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 442 | "ubifsload ${kernel_addr_r} boot/uImage\0" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 443 | "fit_addr_r=" __stringify(CONFIG_BOARD_IMG_ADDR_R) "\0" \ |
| 444 | "img_addr_r=" __stringify(CONFIG_BOARD_IMG_ADDR_R) "\0" \ |
| 445 | "img_file=" __stringify(CONFIG_HOSTNAME) "/ait.itb\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 446 | "header_addr=20000\0" \ |
| 447 | "img_writeheader=nandrbl rbl;" \ |
| 448 | "nand erase ${header_addr} ${pagesz};" \ |
| 449 | "nand write ${img_addr_r} ${header_addr} ${pagesz};" \ |
| 450 | "nandrbl uboot\0" \ |
| 451 | "img_writespl=nandrbl rbl;nand erase 0 3000;" \ |
| 452 | "nand write ${img_addr_r} 0 3000;nandrbl uboot\0" \ |
| 453 | "img_writeuboot=nandrbl uboot;" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 454 | "nand erase " __stringify(CONFIG_SYS_NAND_U_BOOT_OFFS) " "\ |
| 455 | __stringify(CONFIG_SYS_NAND_U_BOOT_ERA_SIZE) \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 456 | ";nand write ${img_addr_r} " \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 457 | __stringify(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \ |
| 458 | __stringify(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 459 | "img_writedfenv=ubi part ubi 2048;" \ |
| 460 | "ubi write ${img_addr_r} default ${filesize}\0" \ |
| 461 | "img_volume=rootfs1\0" \ |
Heiko Schocher | 24efef9 | 2012-03-07 04:10:00 +0000 | [diff] [blame] | 462 | "img_writeramdisk=ubi part ubi 2048;" \ |
Heiko Schocher | 6be6db5 | 2012-01-16 21:20:09 +0000 | [diff] [blame] | 463 | "ubi write ${img_addr_r} ${img_volume} ${filesize}\0" \ |
| 464 | "load_img=tftp ${fit_addr_r} ${img_file}\0" \ |
| 465 | "net_nfs=run load_kernel; " \ |
| 466 | "run nfsargs addip addcon addmtd addmisc;" \ |
| 467 | "bootm ${kernel_addr_r}\0" \ |
| 468 | "ubi_ubi=run ubi_load_kernel; " \ |
| 469 | "run ubiargs addip addcon addmtd addmisc;" \ |
| 470 | "bootm ${kernel_addr_r}\0" \ |
| 471 | "ubiargs=setenv bootargs ubi.mtd=4,2048" \ |
| 472 | " root=ubi0:${img_volume} rw rootfstype=ubifs\0" \ |
| 473 | "app_reset=no\0" \ |
| 474 | "dvn_app_vers=void\0" \ |
| 475 | "dvn_boot_vers=void\0" \ |
| 476 | "savenewvers=run savetmpparms restoreparms; saveenv;" \ |
| 477 | "run restoretmpparms\0" \ |
| 478 | "savetmpparms=setenv y_ipaddr ${ipaddr};" \ |
| 479 | "setenv y_netmask ${netmask};" \ |
| 480 | "setenv y_serverip ${serverip};" \ |
| 481 | "setenv y_gatewayip ${gatewayip}\0" \ |
| 482 | "saveparms=setenv x_ipaddr ${ipaddr};" \ |
| 483 | "setenv x_netmask ${netmask};" \ |
| 484 | "setenv x_serverip ${serverip};" \ |
| 485 | "setenv x_gatewayip ${gatewayip}\0" \ |
| 486 | "restoreparms=setenv ipaddr ${x_ipaddr};" \ |
| 487 | "setenv netmask ${x_netmask};" \ |
| 488 | "setenv serverip ${x_serverip};" \ |
| 489 | "setenv gatewayip ${x_gatewayip}\0" \ |
| 490 | "restoretmpparms=setenv ipaddr ${y_ipaddr};" \ |
| 491 | "setenv netmask ${y_netmask};" \ |
| 492 | "setenv serverip ${y_serverip};" \ |
| 493 | "setenv gatewayip ${y_gatewayip}\0" \ |
Heiko Schocher | 4dd8349 | 2011-11-01 20:00:35 +0000 | [diff] [blame] | 494 | "\0" |
| 495 | |
| 496 | /* USB Configuration */ |
| 497 | #define CONFIG_USB_DAVINCI |
| 498 | #define CONFIG_MUSB_HCD |
| 499 | #define CONFIG_DV_USBPHY_CTL (USBPHY_SESNDEN | USBPHY_VBDTCTEN | \ |
| 500 | USBPHY_PHY24MHZ) |
| 501 | |
| 502 | #define CONFIG_CMD_USB /* include support for usb cmd */ |
| 503 | #define CONFIG_USB_STORAGE /* MSC class support */ |
| 504 | #define CONFIG_CMD_STORAGE /* inclue support for usb-storage cmd */ |
| 505 | #define CONFIG_CMD_FAT /* inclue support for FAT/storage */ |
| 506 | #define CONFIG_DOS_PARTITION /* inclue support for FAT/storage */ |
| 507 | |
| 508 | #undef DAVINCI_DM365EVM |
| 509 | #define PINMUX4_USBDRVBUS_BITCLEAR 0x3000 |
| 510 | #define PINMUX4_USBDRVBUS_BITSET 0x2000 |
| 511 | |
| 512 | #endif /* __CONFIG_H */ |