blob: 72f34851ad19e4fda2eb76e11d9f3792a05dd947 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
3 * tsec.h
4 *
5 * Driver for the Motorola Triple Speed Ethernet Controller
6 *
Claudiu Manoilaec84bf2013-09-30 12:44:42 +03007 * Copyright 2004, 2007, 2009, 2011, 2013 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00008 * (C) Copyright 2003, Motorola, Inc.
9 * maintained by Xianghua Xiao (x.xiao@motorola.com)
10 * author Andy Fleming
wdenk42d1f032003-10-15 23:53:47 +000011 */
12
13#ifndef __TSEC_H
14#define __TSEC_H
15
16#include <net.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050017#include <config.h>
Andy Fleming063c1262011-04-08 02:10:54 -050018#include <phy.h>
wdenk42d1f032003-10-15 23:53:47 +000019
Vladimir Olteanbca686a2019-07-19 00:29:54 +030020#define TSEC_MDIO_REGS_OFFSET 0x520
21
Bin Meng9a1d6af2016-01-11 22:41:24 -080022#ifndef CONFIG_DM_ETH
23
York Sun73fb5832017-03-27 11:41:03 -070024#ifdef CONFIG_ARCH_LS1021A
Alison Wang52d00a82014-09-05 13:52:38 +080025#define TSEC_SIZE 0x40000
26#define TSEC_MDIO_OFFSET 0x40000
27#else
Wolfgang Denk0cf207e2021-09-27 17:42:39 +020028#define TSEC_SIZE 0x01000
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +053029#define TSEC_MDIO_OFFSET 0x01000
Alison Wang52d00a82014-09-05 13:52:38 +080030#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -050031
Vladimir Olteanbca686a2019-07-19 00:29:54 +030032#define CONFIG_SYS_MDIO_BASE_ADDR (MDIO_BASE_ADDR + TSEC_MDIO_REGS_OFFSET)
Andy Fleming063c1262011-04-08 02:10:54 -050033
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030034#define TSEC_GET_REGS(num, offset) \
35 (struct tsec __iomem *)\
36 (TSEC_BASE_ADDR + (((num) - 1) * (offset)))
37
38#define TSEC_GET_REGS_BASE(num) \
39 TSEC_GET_REGS((num), TSEC_SIZE)
40
41#define TSEC_GET_MDIO_REGS(num, offset) \
42 (struct tsec_mii_mng __iomem *)\
43 (CONFIG_SYS_MDIO_BASE_ADDR + ((num) - 1) * (offset))
44
45#define TSEC_GET_MDIO_REGS_BASE(num) \
46 TSEC_GET_MDIO_REGS((num), TSEC_MDIO_OFFSET)
47
Andy Fleming063c1262011-04-08 02:10:54 -050048#define DEFAULT_MII_NAME "FSL_MDIO"
49
Andy Fleming75b9d4a2008-08-31 16:33:26 -050050#define STD_TSEC_INFO(num) \
51{ \
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030052 .regs = TSEC_GET_REGS_BASE(num), \
53 .miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num), \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050054 .devname = CONFIG_TSEC##num##_NAME, \
55 .phyaddr = TSEC##num##_PHY_ADDR, \
Andy Fleming063c1262011-04-08 02:10:54 -050056 .flags = TSEC##num##_FLAGS, \
57 .mii_devname = DEFAULT_MII_NAME \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050058}
59
60#define SET_STD_TSEC_INFO(x, num) \
61{ \
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030062 x.regs = TSEC_GET_REGS_BASE(num); \
63 x.miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num); \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050064 x.devname = CONFIG_TSEC##num##_NAME; \
65 x.phyaddr = TSEC##num##_PHY_ADDR; \
66 x.flags = TSEC##num##_FLAGS;\
Andy Fleming063c1262011-04-08 02:10:54 -050067 x.mii_devname = DEFAULT_MII_NAME;\
Andy Fleming75b9d4a2008-08-31 16:33:26 -050068}
69
Bin Meng9a1d6af2016-01-11 22:41:24 -080070#endif /* CONFIG_DM_ETH */
71
Bin Meng9872b732016-01-11 22:41:18 -080072#define MAC_ADDR_LEN 6
wdenk42d1f032003-10-15 23:53:47 +000073
Wolfgang Denk53677ef2008-05-20 16:00:29 +020074/* #define TSEC_TIMEOUT 1000000 */
Bin Meng9872b732016-01-11 22:41:18 -080075#define TSEC_TIMEOUT 1000
76#define TOUT_LOOP 1000000
wdenk42d1f032003-10-15 23:53:47 +000077
Andy Fleming2abe3612008-08-31 16:33:27 -050078/* TBI register addresses */
79#define TBI_CR 0x00
80#define TBI_SR 0x01
81#define TBI_ANA 0x04
82#define TBI_ANLPBPA 0x05
83#define TBI_ANEX 0x06
84#define TBI_TBICON 0x11
85
86/* TBI MDIO register bit fields*/
87#define TBICON_CLK_SELECT 0x0020
Bin Meng9872b732016-01-11 22:41:18 -080088#define TBIANA_ASYMMETRIC_PAUSE 0x0100
89#define TBIANA_SYMMETRIC_PAUSE 0x0080
Andy Fleming2abe3612008-08-31 16:33:27 -050090#define TBIANA_HALF_DUPLEX 0x0040
91#define TBIANA_FULL_DUPLEX 0x0020
92#define TBICR_PHY_RESET 0x8000
93#define TBICR_ANEG_ENABLE 0x1000
94#define TBICR_RESTART_ANEG 0x0200
95#define TBICR_FULL_DUPLEX 0x0100
96#define TBICR_SPEED1_SET 0x0040
97
wdenk42d1f032003-10-15 23:53:47 +000098/* MAC register bits */
99#define MACCFG1_SOFT_RESET 0x80000000
100#define MACCFG1_RESET_RX_MC 0x00080000
101#define MACCFG1_RESET_TX_MC 0x00040000
102#define MACCFG1_RESET_RX_FUN 0x00020000
Bin Meng9872b732016-01-11 22:41:18 -0800103#define MACCFG1_RESET_TX_FUN 0x00010000
wdenk42d1f032003-10-15 23:53:47 +0000104#define MACCFG1_LOOPBACK 0x00000100
105#define MACCFG1_RX_FLOW 0x00000020
106#define MACCFG1_TX_FLOW 0x00000010
107#define MACCFG1_SYNCD_RX_EN 0x00000008
108#define MACCFG1_RX_EN 0x00000004
109#define MACCFG1_SYNCD_TX_EN 0x00000002
110#define MACCFG1_TX_EN 0x00000001
111
112#define MACCFG2_INIT_SETTINGS 0x00007205
113#define MACCFG2_FULL_DUPLEX 0x00000001
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200114#define MACCFG2_IF 0x00000300
wdenk97d80fc2004-06-09 00:34:46 +0000115#define MACCFG2_GMII 0x00000200
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200116#define MACCFG2_MII 0x00000100
wdenk42d1f032003-10-15 23:53:47 +0000117
118#define ECNTRL_INIT_SETTINGS 0x00001000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200119#define ECNTRL_TBI_MODE 0x00000020
Andy Fleming063c1262011-04-08 02:10:54 -0500120#define ECNTRL_REDUCED_MODE 0x00000010
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500121#define ECNTRL_R100 0x00000008
Andy Fleming063c1262011-04-08 02:10:54 -0500122#define ECNTRL_REDUCED_MII_MODE 0x00000004
Andy Fleming81f481c2007-04-23 02:24:28 -0500123#define ECNTRL_SGMII_MODE 0x00000002
wdenk42d1f032003-10-15 23:53:47 +0000124
Vladimir Oltean9dcb8102021-09-29 18:04:36 +0300125#define RCTRL_PROM 0x00000008
126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#ifndef CONFIG_SYS_TBIPA_VALUE
Bin Meng9872b732016-01-11 22:41:18 -0800128# define CONFIG_SYS_TBIPA_VALUE 0x1f
Joe Hammandcb84b72007-08-09 09:08:18 -0500129#endif
wdenk42d1f032003-10-15 23:53:47 +0000130
131#define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
132
133#define MINFLR_INIT_SETTINGS 0x00000040
134
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200135#define DMACTRL_INIT_SETTINGS 0x000000c3
136#define DMACTRL_GRS 0x00000010
137#define DMACTRL_GTS 0x00000008
Alison Wang52d00a82014-09-05 13:52:38 +0800138#define DMACTRL_LE 0x00008000
wdenk42d1f032003-10-15 23:53:47 +0000139
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200140#define TSTAT_CLEAR_THALT 0x80000000
141#define RSTAT_CLEAR_RHALT 0x00800000
wdenk42d1f032003-10-15 23:53:47 +0000142
wdenk42d1f032003-10-15 23:53:47 +0000143#define IEVENT_INIT_CLEAR 0xffffffff
144#define IEVENT_BABR 0x80000000
145#define IEVENT_RXC 0x40000000
146#define IEVENT_BSY 0x20000000
147#define IEVENT_EBERR 0x10000000
148#define IEVENT_MSRO 0x04000000
149#define IEVENT_GTSC 0x02000000
150#define IEVENT_BABT 0x01000000
151#define IEVENT_TXC 0x00800000
152#define IEVENT_TXE 0x00400000
153#define IEVENT_TXB 0x00200000
154#define IEVENT_TXF 0x00100000
155#define IEVENT_IE 0x00080000
156#define IEVENT_LC 0x00040000
157#define IEVENT_CRL 0x00020000
158#define IEVENT_XFUN 0x00010000
159#define IEVENT_RXB0 0x00008000
160#define IEVENT_GRSC 0x00000100
161#define IEVENT_RXF0 0x00000080
162
163#define IMASK_INIT_CLEAR 0x00000000
164#define IMASK_TXEEN 0x00400000
165#define IMASK_TXBEN 0x00200000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200166#define IMASK_TXFEN 0x00100000
wdenk42d1f032003-10-15 23:53:47 +0000167#define IMASK_RXFEN0 0x00000080
168
wdenk42d1f032003-10-15 23:53:47 +0000169/* Default Attribute fields */
Bin Meng9872b732016-01-11 22:41:18 -0800170#define ATTR_INIT_SETTINGS 0x000000c0
171#define ATTRELI_INIT_SETTINGS 0x00000000
wdenk42d1f032003-10-15 23:53:47 +0000172
173/* TxBD status field bits */
174#define TXBD_READY 0x8000
175#define TXBD_PADCRC 0x4000
176#define TXBD_WRAP 0x2000
177#define TXBD_INTERRUPT 0x1000
178#define TXBD_LAST 0x0800
179#define TXBD_CRC 0x0400
180#define TXBD_DEF 0x0200
181#define TXBD_HUGEFRAME 0x0080
182#define TXBD_LATECOLLISION 0x0080
183#define TXBD_RETRYLIMIT 0x0040
Bin Meng9872b732016-01-11 22:41:18 -0800184#define TXBD_RETRYCOUNTMASK 0x003c
wdenk42d1f032003-10-15 23:53:47 +0000185#define TXBD_UNDERRUN 0x0002
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200186#define TXBD_STATS 0x03ff
wdenk42d1f032003-10-15 23:53:47 +0000187
188/* RxBD status field bits */
189#define RXBD_EMPTY 0x8000
190#define RXBD_RO1 0x4000
191#define RXBD_WRAP 0x2000
192#define RXBD_INTERRUPT 0x1000
193#define RXBD_LAST 0x0800
194#define RXBD_FIRST 0x0400
195#define RXBD_MISS 0x0100
196#define RXBD_BROADCAST 0x0080
197#define RXBD_MULTICAST 0x0040
198#define RXBD_LARGE 0x0020
199#define RXBD_NONOCTET 0x0010
200#define RXBD_SHORT 0x0008
201#define RXBD_CRCERR 0x0004
202#define RXBD_OVERRUN 0x0002
203#define RXBD_TRUNCATED 0x0001
204#define RXBD_STATS 0x003f
205
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300206struct txbd8 {
Bin Meng9872b732016-01-11 22:41:18 -0800207 uint16_t status; /* Status Fields */
208 uint16_t length; /* Buffer length */
209 uint32_t bufptr; /* Buffer Pointer */
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300210};
wdenk42d1f032003-10-15 23:53:47 +0000211
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300212struct rxbd8 {
Bin Meng9872b732016-01-11 22:41:18 -0800213 uint16_t status; /* Status Fields */
214 uint16_t length; /* Buffer Length */
215 uint32_t bufptr; /* Buffer Pointer */
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300216};
wdenk42d1f032003-10-15 23:53:47 +0000217
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300218struct tsec_rmon_mib {
wdenk42d1f032003-10-15 23:53:47 +0000219 /* Transmit and Receive Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300220 u32 tr64; /* Tx/Rx 64-byte Frame Counter */
221 u32 tr127; /* Tx/Rx 65-127 byte Frame Counter */
222 u32 tr255; /* Tx/Rx 128-255 byte Frame Counter */
223 u32 tr511; /* Tx/Rx 256-511 byte Frame Counter */
224 u32 tr1k; /* Tx/Rx 512-1023 byte Frame Counter */
225 u32 trmax; /* Tx/Rx 1024-1518 byte Frame Counter */
226 u32 trmgv; /* Tx/Rx 1519-1522 byte Good VLAN Frame */
wdenk42d1f032003-10-15 23:53:47 +0000227 /* Receive Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300228 u32 rbyt; /* Receive Byte Counter */
229 u32 rpkt; /* Receive Packet Counter */
230 u32 rfcs; /* Receive FCS Error Counter */
231 u32 rmca; /* Receive Multicast Packet (Counter) */
232 u32 rbca; /* Receive Broadcast Packet */
233 u32 rxcf; /* Receive Control Frame Packet */
234 u32 rxpf; /* Receive Pause Frame Packet */
235 u32 rxuo; /* Receive Unknown OP Code */
236 u32 raln; /* Receive Alignment Error */
237 u32 rflr; /* Receive Frame Length Error */
238 u32 rcde; /* Receive Code Error */
239 u32 rcse; /* Receive Carrier Sense Error */
240 u32 rund; /* Receive Undersize Packet */
241 u32 rovr; /* Receive Oversize Packet */
242 u32 rfrg; /* Receive Fragments */
243 u32 rjbr; /* Receive Jabber */
244 u32 rdrp; /* Receive Drop */
wdenk42d1f032003-10-15 23:53:47 +0000245 /* Transmit Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300246 u32 tbyt; /* Transmit Byte Counter */
247 u32 tpkt; /* Transmit Packet */
248 u32 tmca; /* Transmit Multicast Packet */
249 u32 tbca; /* Transmit Broadcast Packet */
250 u32 txpf; /* Transmit Pause Control Frame */
251 u32 tdfr; /* Transmit Deferral Packet */
252 u32 tedf; /* Transmit Excessive Deferral Packet */
253 u32 tscl; /* Transmit Single Collision Packet */
wdenk42d1f032003-10-15 23:53:47 +0000254 /* (0x2_n700) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300255 u32 tmcl; /* Transmit Multiple Collision Packet */
256 u32 tlcl; /* Transmit Late Collision Packet */
257 u32 txcl; /* Transmit Excessive Collision Packet */
258 u32 tncl; /* Transmit Total Collision */
wdenk42d1f032003-10-15 23:53:47 +0000259
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300260 u32 res2;
wdenk42d1f032003-10-15 23:53:47 +0000261
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300262 u32 tdrp; /* Transmit Drop Frame */
263 u32 tjbr; /* Transmit Jabber Frame */
264 u32 tfcs; /* Transmit FCS Error */
265 u32 txcf; /* Transmit Control Frame */
266 u32 tovr; /* Transmit Oversize Frame */
267 u32 tund; /* Transmit Undersize Frame */
268 u32 tfrg; /* Transmit Fragments Frame */
wdenk42d1f032003-10-15 23:53:47 +0000269 /* General Registers */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300270 u32 car1; /* Carry Register One */
271 u32 car2; /* Carry Register Two */
272 u32 cam1; /* Carry Register One Mask */
273 u32 cam2; /* Carry Register Two Mask */
274};
wdenk42d1f032003-10-15 23:53:47 +0000275
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300276struct tsec_hash_regs {
277 u32 iaddr0; /* Individual Address Register 0 */
278 u32 iaddr1; /* Individual Address Register 1 */
279 u32 iaddr2; /* Individual Address Register 2 */
280 u32 iaddr3; /* Individual Address Register 3 */
281 u32 iaddr4; /* Individual Address Register 4 */
282 u32 iaddr5; /* Individual Address Register 5 */
283 u32 iaddr6; /* Individual Address Register 6 */
284 u32 iaddr7; /* Individual Address Register 7 */
285 u32 res1[24];
286 u32 gaddr0; /* Group Address Register 0 */
287 u32 gaddr1; /* Group Address Register 1 */
288 u32 gaddr2; /* Group Address Register 2 */
289 u32 gaddr3; /* Group Address Register 3 */
290 u32 gaddr4; /* Group Address Register 4 */
291 u32 gaddr5; /* Group Address Register 5 */
292 u32 gaddr6; /* Group Address Register 6 */
293 u32 gaddr7; /* Group Address Register 7 */
294 u32 res2[24];
295};
wdenk42d1f032003-10-15 23:53:47 +0000296
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300297struct tsec {
wdenk42d1f032003-10-15 23:53:47 +0000298 /* General Control and Status Registers (0x2_n000) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300299 u32 res000[4];
wdenk42d1f032003-10-15 23:53:47 +0000300
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300301 u32 ievent; /* Interrupt Event */
302 u32 imask; /* Interrupt Mask */
303 u32 edis; /* Error Disabled */
304 u32 res01c;
305 u32 ecntrl; /* Ethernet Control */
306 u32 minflr; /* Minimum Frame Length */
307 u32 ptv; /* Pause Time Value */
308 u32 dmactrl; /* DMA Control */
309 u32 tbipa; /* TBI PHY Address */
wdenk42d1f032003-10-15 23:53:47 +0000310
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300311 u32 res034[3];
312 u32 res040[48];
wdenk42d1f032003-10-15 23:53:47 +0000313
314 /* Transmit Control and Status Registers (0x2_n100) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300315 u32 tctrl; /* Transmit Control */
316 u32 tstat; /* Transmit Status */
317 u32 res108;
318 u32 tbdlen; /* Tx BD Data Length */
319 u32 res110[5];
320 u32 ctbptr; /* Current TxBD Pointer */
321 u32 res128[23];
322 u32 tbptr; /* TxBD Pointer */
323 u32 res188[30];
wdenk42d1f032003-10-15 23:53:47 +0000324 /* (0x2_n200) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300325 u32 res200;
326 u32 tbase; /* TxBD Base Address */
327 u32 res208[42];
328 u32 ostbd; /* Out of Sequence TxBD */
329 u32 ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
330 u32 res2b8[18];
wdenk42d1f032003-10-15 23:53:47 +0000331
332 /* Receive Control and Status Registers (0x2_n300) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300333 u32 rctrl; /* Receive Control */
334 u32 rstat; /* Receive Status */
335 u32 res308;
336 u32 rbdlen; /* RxBD Data Length */
337 u32 res310[4];
338 u32 res320;
Bin Meng9872b732016-01-11 22:41:18 -0800339 u32 crbptr; /* Current Receive Buffer Pointer */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300340 u32 res328[6];
Bin Meng9872b732016-01-11 22:41:18 -0800341 u32 mrblr; /* Maximum Receive Buffer Length */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300342 u32 res344[16];
Bin Meng9872b732016-01-11 22:41:18 -0800343 u32 rbptr; /* RxBD Pointer */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300344 u32 res388[30];
wdenk42d1f032003-10-15 23:53:47 +0000345 /* (0x2_n400) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300346 u32 res400;
Bin Meng9872b732016-01-11 22:41:18 -0800347 u32 rbase; /* RxBD Base Address */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300348 u32 res408[62];
wdenk42d1f032003-10-15 23:53:47 +0000349
350 /* MAC Registers (0x2_n500) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300351 u32 maccfg1; /* MAC Configuration #1 */
352 u32 maccfg2; /* MAC Configuration #2 */
353 u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */
354 u32 hafdup; /* Half-duplex */
355 u32 maxfrm; /* Maximum Frame */
356 u32 res514;
357 u32 res518;
wdenk42d1f032003-10-15 23:53:47 +0000358
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300359 u32 res51c;
wdenk42d1f032003-10-15 23:53:47 +0000360
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300361 u32 resmdio[6];
wdenk42d1f032003-10-15 23:53:47 +0000362
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300363 u32 res538;
wdenk42d1f032003-10-15 23:53:47 +0000364
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300365 u32 ifstat; /* Interface Status */
366 u32 macstnaddr1; /* Station Address, part 1 */
367 u32 macstnaddr2; /* Station Address, part 2 */
368 u32 res548[46];
wdenk42d1f032003-10-15 23:53:47 +0000369
370 /* (0x2_n600) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300371 u32 res600[32];
wdenk42d1f032003-10-15 23:53:47 +0000372
373 /* RMON MIB Registers (0x2_n680-0x2_n73c) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300374 struct tsec_rmon_mib rmon;
375 u32 res740[48];
wdenk42d1f032003-10-15 23:53:47 +0000376
377 /* Hash Function Registers (0x2_n800) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300378 struct tsec_hash_regs hash;
wdenk42d1f032003-10-15 23:53:47 +0000379
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300380 u32 res900[128];
wdenk42d1f032003-10-15 23:53:47 +0000381
382 /* Pattern Registers (0x2_nb00) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300383 u32 resb00[62];
384 u32 attr; /* Default Attribute Register */
385 u32 attreli; /* Default Attribute Extract Length and Index */
wdenk42d1f032003-10-15 23:53:47 +0000386
387 /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300388 u32 resc00[256];
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300389};
wdenk42d1f032003-10-15 23:53:47 +0000390
Bin Meng9872b732016-01-11 22:41:18 -0800391#define TSEC_GIGABIT (1 << 0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500392
Andy Fleming063c1262011-04-08 02:10:54 -0500393/* These flags currently only have meaning if we're using the eTSEC */
Peter Tyser5f6b1442009-11-09 13:09:48 -0600394#define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */
395#define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500396
Bin Menge677da92016-01-11 22:41:20 -0800397#define TX_BUF_CNT 2
398
Hou Zhiqiang7fb568d2020-07-16 18:09:14 +0800399struct tsec_data {
400 u32 mdio_regs_off;
401};
402
wdenk97d80fc2004-06-09 00:34:46 +0000403struct tsec_private {
Bin Menge677da92016-01-11 22:41:20 -0800404 struct txbd8 __iomem txbd[TX_BUF_CNT];
405 struct rxbd8 __iomem rxbd[PKTBUFSRX];
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300406 struct tsec __iomem *regs;
407 struct tsec_mii_mng __iomem *phyregs_sgmii;
Andy Fleming063c1262011-04-08 02:10:54 -0500408 struct phy_device *phydev;
409 phy_interface_t interface;
410 struct mii_dev *bus;
wdenk97d80fc2004-06-09 00:34:46 +0000411 uint phyaddr;
Bin Menga1c76c12016-01-11 22:41:25 -0800412 uint tbiaddr;
Andy Fleming063c1262011-04-08 02:10:54 -0500413 char mii_devname[16];
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500414 u32 flags;
Bin Meng362b1232016-01-11 22:41:19 -0800415 uint rx_idx; /* index of the current RX buffer */
416 uint tx_idx; /* index of the current TX buffer */
Bin Meng9a1d6af2016-01-11 22:41:24 -0800417#ifndef CONFIG_DM_ETH
Bin Meng56a27a12016-01-11 22:41:22 -0800418 struct eth_device *dev;
Bin Meng9a1d6af2016-01-11 22:41:24 -0800419#else
420 struct udevice *dev;
421#endif
wdenk97d80fc2004-06-09 00:34:46 +0000422};
423
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500424struct tsec_info_struct {
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300425 struct tsec __iomem *regs;
426 struct tsec_mii_mng __iomem *miiregs_sgmii;
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500427 char *devname;
Andy Fleming063c1262011-04-08 02:10:54 -0500428 char *mii_devname;
429 phy_interface_t interface;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500430 unsigned int phyaddr;
431 u32 flags;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500432};
433
Bin Meng9a1d6af2016-01-11 22:41:24 -0800434#ifndef CONFIG_DM_ETH
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900435int tsec_standard_init(struct bd_info *bis);
436int tsec_eth_init(struct bd_info *bis, struct tsec_info_struct *tsec_info,
437 int num);
Bin Meng9a1d6af2016-01-11 22:41:24 -0800438#endif
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500439
wdenk42d1f032003-10-15 23:53:47 +0000440#endif /* __TSEC_H */