blob: 804b7ec4c1cf92a639169dcad65aca76a5e2340a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu254887a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08009 */
10
Shengzhou Liu254887a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080013
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080017
18/* High Level Configuration Options */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080019
Tom Rinicdc5ed82022-11-16 13:10:29 -050020#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080021
22#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liub19e2882014-04-18 16:43:39 +080023#define RESET_VECTOR_OFFSET 0x27FFC
24#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080025
Miquel Raynal88718be2019-10-03 19:50:03 +020026#ifdef CONFIG_MTD_RAW_NAND
Tom Rini4e590942022-11-12 17:36:51 -050027#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
28#define CFG_SYS_NAND_U_BOOT_DST 0x00200000
29#define CFG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liub19e2882014-04-18 16:43:39 +080030#endif
31
32#ifdef CONFIG_SPIFLASH
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050034#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
36#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
37#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liub19e2882014-04-18 16:43:39 +080038#endif
39
40#ifdef CONFIG_SDCARD
41#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050042#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
43#define CFG_SYS_MMC_U_BOOT_DST (0x00200000)
44#define CFG_SYS_MMC_U_BOOT_START (0x00200000)
45#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liub19e2882014-04-18 16:43:39 +080046#endif
47
48#endif /* CONFIG_RAMBOOT_PBL */
49
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080050#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
51/* Set 1M boot space */
Tom Rinia322afc2022-11-16 13:10:40 -050052#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
53#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
54 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080055#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080056#endif
57
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080058#ifndef CONFIG_RESET_VECTOR_ADDRESS
59#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
60#endif
61
62/*
63 * These can be toggled for performance analysis, otherwise use default.
64 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080065#ifdef CONFIG_DDR_ECC
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080066#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
67#endif
68
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080069/*
70 * Config the L3 Cache as L3 SRAM
71 */
Tom Rini65cc0e22022-11-16 13:10:41 -050072#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rinia09fea12019-11-18 20:02:10 -050073#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080074
Tom Rini65cc0e22022-11-16 13:10:41 -050075#define CFG_SYS_DCSRBAR 0xf0000000
76#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080077
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080078/*
79 * DDR Setup
80 */
81#define CONFIG_VERY_BIG_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -050082#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
83#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Tom Riniaa6e94d2022-11-16 13:10:37 -050084#define CFG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080085#define SPD_EEPROM_ADDRESS1 0x51
86#define SPD_EEPROM_ADDRESS2 0x52
87#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
88#define CTRL_INTLV_PREFERED cacheline
89
90/*
91 * IFC Definitions
92 */
Tom Rini65cc0e22022-11-16 13:10:41 -050093#define CFG_SYS_FLASH_BASE 0xe0000000
94#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
95#define CFG_SYS_NOR0_CSPR_EXT (0xf)
96#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080097 + 0x8000000) | \
98 CSPR_PORT_SIZE_16 | \
99 CSPR_MSEL_NOR | \
100 CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -0500101#define CFG_SYS_NOR1_CSPR_EXT (0xf)
102#define CFG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800103 CSPR_PORT_SIZE_16 | \
104 CSPR_MSEL_NOR | \
105 CSPR_V)
Tom Rini0ed384f2022-11-16 13:10:25 -0500106#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800107/* NOR Flash Timing Params */
Tom Rini0ed384f2022-11-16 13:10:25 -0500108#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800109
Tom Rini0ed384f2022-11-16 13:10:25 -0500110#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800111 FTIM0_NOR_TEADC(0x5) | \
112 FTIM0_NOR_TEAHC(0x5))
Tom Rini0ed384f2022-11-16 13:10:25 -0500113#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800114 FTIM1_NOR_TRAD_NOR(0x1A) |\
115 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini0ed384f2022-11-16 13:10:25 -0500116#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800117 FTIM2_NOR_TCH(0x4) | \
118 FTIM2_NOR_TWPH(0x0E) | \
119 FTIM2_NOR_TWP(0x1c))
Tom Rini0ed384f2022-11-16 13:10:25 -0500120#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800121
Tom Rini65cc0e22022-11-16 13:10:41 -0500122#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS \
123 + 0x8000000, CFG_SYS_FLASH_BASE_PHYS}
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800124
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800125#define QIXIS_BASE 0xffdf0000
126#define QIXIS_LBMAP_SWITCH 6
127#define QIXIS_LBMAP_MASK 0x0f
128#define QIXIS_LBMAP_SHIFT 0
129#define QIXIS_LBMAP_DFLTBANK 0x00
130#define QIXIS_LBMAP_ALTBANK 0x04
York Sun46caebc2016-04-07 09:52:11 -0700131#define QIXIS_LBMAP_NAND 0x09
132#define QIXIS_LBMAP_SD 0x00
133#define QIXIS_RCW_SRC_NAND 0x104
134#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800135#define QIXIS_RST_CTL_RESET 0x83
136#define QIXIS_RST_FORCE_MEM 0x1
137#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
138#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
139#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
140#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
141
Tom Rini65cc0e22022-11-16 13:10:41 -0500142#define CFG_SYS_CSPR3_EXT (0xf)
143#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800144 | CSPR_PORT_SIZE_8 \
145 | CSPR_MSEL_GPCM \
146 | CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -0500147#define CFG_SYS_AMASK3 IFC_AMASK(64 * 1024)
148#define CFG_SYS_CSOR3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800149/* QIXIS Timing parameters for IFC CS3 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500150#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800151 FTIM0_GPCM_TEADC(0x0e) | \
152 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini65cc0e22022-11-16 13:10:41 -0500153#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800154 FTIM1_GPCM_TRAD(0x3f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500155#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liu6b7679c2014-03-06 15:07:39 +0800156 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800157 FTIM2_GPCM_TWP(0x1f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500158#define CFG_SYS_CS3_FTIM3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800159
160/* NAND Flash on IFC */
Tom Rini4e590942022-11-12 17:36:51 -0500161#define CFG_SYS_NAND_BASE 0xff800000
162#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800163
Tom Rini4e590942022-11-12 17:36:51 -0500164#define CFG_SYS_NAND_CSPR_EXT (0xf)
165#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800166 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
167 | CSPR_MSEL_NAND /* MSEL = NAND */ \
168 | CSPR_V)
Tom Rini4e590942022-11-12 17:36:51 -0500169#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800170
Tom Rini4e590942022-11-12 17:36:51 -0500171#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800172 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
173 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
174 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
175 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
176 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
177 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
178
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800179/* ONFI NAND Flash mode0 Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -0500180#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800181 FTIM0_NAND_TWP(0x18) | \
182 FTIM0_NAND_TWCHT(0x07) | \
183 FTIM0_NAND_TWH(0x0a))
Tom Rini4e590942022-11-12 17:36:51 -0500184#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800185 FTIM1_NAND_TWBE(0x39) | \
186 FTIM1_NAND_TRR(0x0e) | \
187 FTIM1_NAND_TRP(0x18))
Tom Rini4e590942022-11-12 17:36:51 -0500188#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800189 FTIM2_NAND_TREH(0x0a) | \
190 FTIM2_NAND_TWHRE(0x1e))
Tom Rini4e590942022-11-12 17:36:51 -0500191#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800192
Tom Rini4e590942022-11-12 17:36:51 -0500193#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800194
Miquel Raynal88718be2019-10-03 19:50:03 +0200195#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini65cc0e22022-11-16 13:10:41 -0500196#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
197#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
198#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
199#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
200#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
201#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
202#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
203#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
204#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
205#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR
206#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
207#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
208#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
209#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
210#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
211#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
212#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR1_CSPR_EXT
213#define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR
214#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
215#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
216#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
217#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
218#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
219#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800220#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500221#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
222#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
223#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
224#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
225#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
226#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
227#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
228#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
229#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR1_CSPR_EXT
230#define CFG_SYS_CSPR1 CFG_SYS_NOR1_CSPR
231#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
232#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
233#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
234#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
235#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
236#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
237#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
238#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
239#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
240#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
241#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
242#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
243#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
244#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800245#endif
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800246
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800247/* define to use L1 as initial stack */
248#define CONFIG_L1_INIT_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -0500249#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
250#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
251#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800252/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500253#define CFG_SYS_INIT_RAM_ADDR_PHYS \
254 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
255 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
256#define CFG_SYS_INIT_RAM_SIZE 0x00004000
257#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800258
259/*
260 * Serial Port
261 */
Tom Rini91092132022-11-16 13:10:28 -0500262#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Tom Rini65cc0e22022-11-16 13:10:41 -0500263#define CFG_SYS_BAUDRATE_TABLE \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800264 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Tom Rini65cc0e22022-11-16 13:10:41 -0500265#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
266#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
267#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
268#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800269
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800270/*
271 * I2C
272 */
Biwen Li8e4be6d2020-05-01 20:04:19 +0800273
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800274#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
275#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
276#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
277#define I2C_MUX_CH_DEFAULT 0x8
278
Ying Zhang3ad27372014-10-31 18:06:18 +0800279#define I2C_MUX_CH_VOL_MONITOR 0xa
280
281/* Voltage monitor on channel 2*/
282#define I2C_VOL_MONITOR_ADDR 0x40
283#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
284#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
285#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
286
Ying Zhang3ad27372014-10-31 18:06:18 +0800287/* The lowest and highest voltage allowed for T208xQDS */
288#define VDD_MV_MIN 819
289#define VDD_MV_MAX 1212
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800290
291/*
292 * RapidIO
293 */
Tom Rinia322afc2022-11-16 13:10:40 -0500294#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
295#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
296#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
297#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
298#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
299#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800300/*
301 * for slave u-boot IMAGE instored in master memory space,
302 * PHYS must be aligned based on the SIZE
303 */
Tom Rinia322afc2022-11-16 13:10:40 -0500304#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
305#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
306#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
307#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800308/*
309 * for slave UCODE and ENV instored in master memory space,
310 * PHYS must be aligned based on the SIZE
311 */
Tom Rinia322afc2022-11-16 13:10:40 -0500312#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
313#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
314#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800315
316/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -0500317#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
318#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800319
320/*
321 * SRIO_PCIE_BOOT - SLAVE
322 */
323#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -0500324#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
325#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
326 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800327#endif
328
329/*
330 * eSPI - Enhanced SPI
331 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800332
333/*
334 * General PCI
335 * Memory space is mapped 1-1, but I/O space must start from 0.
336 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800337/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500338#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
339#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
340#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
341#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800342
343/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500344#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
345#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
346#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
347#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800348
349/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500350#define CFG_SYS_PCIE3_MEM_VIRT 0xb0000000
351#define CFG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800352
353/* controller 4, Base address 203000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500354#define CFG_SYS_PCIE4_MEM_VIRT 0xc0000000
355#define CFG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800356
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800357/* Qman/Bman */
358#ifndef CONFIG_NOBQFMAN
Tom Rini65cc0e22022-11-16 13:10:41 -0500359#define CFG_SYS_BMAN_NUM_PORTALS 18
360#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
361#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
362#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
363#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
364#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
365#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
366#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
367#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
368 CFG_SYS_BMAN_CENA_SIZE)
369#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
370#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
371#define CFG_SYS_QMAN_NUM_PORTALS 18
372#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
373#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
374#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
375#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
376#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
377#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
378 CFG_SYS_QMAN_CENA_SIZE)
379#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
380#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800381#endif /* CONFIG_NOBQFMAN */
382
383#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800384#define RGMII_PHY1_ADDR 0x1
385#define RGMII_PHY2_ADDR 0x2
386#define FM1_10GEC1_PHY_ADDR 0x3
387#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
388#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
389#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
390#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
391#endif
392
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800393/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800394 * USB
395 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800396
397/*
398 * SDHC
399 */
400#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400401#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800402#endif
403
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800404/*
405 * Dynamic MTD Partition support with mtdparts
406 */
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800407
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800408/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800409 * Miscellaneous configurable options
410 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800411
412/*
413 * For booting Linux, the board info and command line data
414 * have to be in the first 64 MB of memory, since this is
415 * the maximum mapped by the Linux kernel during initialization.
416 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500417#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800418
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800419/*
420 * Environment Configuration
421 */
422#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800423#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
424
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800425#define __USB_PHY_TYPE utmi
426
427#define CONFIG_EXTRA_ENV_SETTINGS \
428 "hwconfig=fsl_ddr:" \
429 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
430 "bank_intlv=auto;" \
431 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
432 "netdev=eth0\0" \
433 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600434 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800435 "tftpflash=tftpboot $loadaddr $uboot && " \
436 "protect off $ubootaddr +$filesize && " \
437 "erase $ubootaddr +$filesize && " \
438 "cp.b $loadaddr $ubootaddr $filesize && " \
439 "protect on $ubootaddr +$filesize && " \
440 "cmp.b $loadaddr $ubootaddr $filesize\0" \
441 "consoledev=ttyS0\0" \
442 "ramdiskaddr=2000000\0" \
443 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500444 "fdtaddr=1e00000\0" \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800445 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500446 "bdev=sda3\0"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800447
448/*
449 * For emulation this causes u-boot to jump to the start of the
450 * proof point app code automatically
451 */
Tom Rini7ae1b082021-08-19 14:29:00 -0400452#define PROOF_POINTS \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800453 "setenv bootargs root=/dev/$bdev rw " \
454 "console=$consoledev,$baudrate $othbootargs;" \
455 "cpu 1 release 0x29000000 - - -;" \
456 "cpu 2 release 0x29000000 - - -;" \
457 "cpu 3 release 0x29000000 - - -;" \
458 "cpu 4 release 0x29000000 - - -;" \
459 "cpu 5 release 0x29000000 - - -;" \
460 "cpu 6 release 0x29000000 - - -;" \
461 "cpu 7 release 0x29000000 - - -;" \
462 "go 0x29000000"
463
Tom Rini7ae1b082021-08-19 14:29:00 -0400464#define HVBOOT \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800465 "setenv bootargs config-addr=0x60000000; " \
466 "bootm 0x01000000 - 0x00f00000"
467
Tom Rini7ae1b082021-08-19 14:29:00 -0400468#define ALU \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800469 "setenv bootargs root=/dev/$bdev rw " \
470 "console=$consoledev,$baudrate $othbootargs;" \
471 "cpu 1 release 0x01000000 - - -;" \
472 "cpu 2 release 0x01000000 - - -;" \
473 "cpu 3 release 0x01000000 - - -;" \
474 "cpu 4 release 0x01000000 - - -;" \
475 "cpu 5 release 0x01000000 - - -;" \
476 "cpu 6 release 0x01000000 - - -;" \
477 "cpu 7 release 0x01000000 - - -;" \
478 "go 0x01000000"
479
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800480#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530481
Shengzhou Liu254887a2014-02-21 13:16:19 +0800482#endif /* __T208xQDS_H */