blob: d1cadc0165b42f49d2fd17ff10824777854f6ba8 [file] [log] [blame]
TsiChungLiew1552af72008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew1552af72008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew1552af72008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew1552af72008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewa21d0c22008-10-21 15:37:02 +000025#define CONFIG_BAUDRATE 115200
TsiChungLiew1552af72008-01-14 17:43:33 -060026
27#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39/* Command line configuration */
TsiChungLiew1552af72008-01-14 17:43:33 -060040#define CONFIG_CMD_CACHE
41#define CONFIG_CMD_DATE
42#define CONFIG_CMD_ELF
TsiChungLiew1552af72008-01-14 17:43:33 -060043#define CONFIG_CMD_I2C
44#define CONFIG_CMD_JFFS2
TsiChungLiew1552af72008-01-14 17:43:33 -060045#define CONFIG_CMD_REGINFO
46#undef CONFIG_CMD_USB
47#undef CONFIG_CMD_BMP
TsiChung Liewa21d0c22008-10-21 15:37:02 +000048#define CONFIG_CMD_SPI
49#define CONFIG_CMD_SF
TsiChungLiew1552af72008-01-14 17:43:33 -060050
TsiChung Liewa21d0c22008-10-21 15:37:02 +000051#define CONFIG_HOSTNAME M52277EVB
52#define CONFIG_SYS_UBOOT_END 0x3FFFF
53#define CONFIG_SYS_LOAD_ADDR2 0x40010007
54#ifdef CONFIG_SYS_STMICRO_BOOT
55/* ST Micro serial flash */
TsiChungLiew1552af72008-01-14 17:43:33 -060056#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +020057 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000058 "loadaddr=0x40010000\0" \
59 "uboot=u-boot.bin\0" \
60 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut5368c552012-09-23 17:41:24 +020061 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew1552af72008-01-14 17:43:33 -060062 "upd=run load; run prog\0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000063 "prog=sf probe 0:2 10000 1;" \
64 "sf erase 0 30000;" \
65 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew1552af72008-01-14 17:43:33 -060066 "save\0" \
67 ""
TsiChung Liewa21d0c22008-10-21 15:37:02 +000068#endif
69#ifdef CONFIG_SYS_SPANSION_BOOT
70#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +020071 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000072 "loadaddr=0x40010000\0" \
73 "uboot=u-boot.bin\0" \
74 "load=loadb ${loadaddr} ${baudrate}\0" \
75 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020076 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
77 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
78 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
79 __stringify(CONFIG_SYS_UBOOT_END) ";" \
80 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000081 " ${filesize}; save\0" \
82 "updsbf=run loadsbf; run progsbf\0" \
83 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut5368c552012-09-23 17:41:24 +020084 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liewa21d0c22008-10-21 15:37:02 +000085 "progsbf=sf probe 0:2 10000 1;" \
86 "sf erase 0 30000;" \
87 "sf write ${loadaddr} 0 30000;" \
88 ""
89#endif
TsiChungLiew1552af72008-01-14 17:43:33 -060090
TsiChung Liewa21d0c22008-10-21 15:37:02 +000091#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
TsiChungLiew1552af72008-01-14 17:43:33 -060092/* LCD */
93#ifdef CONFIG_CMD_BMP
94#define CONFIG_LCD
95#define CONFIG_SPLASH_SCREEN
96#define CONFIG_LCD_LOGO
97#define CONFIG_SHARP_LQ035Q7DH06
98#endif
99
100/* USB */
101#ifdef CONFIG_CMD_USB
102#define CONFIG_USB_EHCI
103#define CONFIG_USB_STORAGE
104#define CONFIG_DOS_PARTITION
105#define CONFIG_MAC_PARTITION
106#define CONFIG_ISO_PARTITION
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000107#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew1552af72008-01-14 17:43:33 -0600109#endif
110
111/* Realtime clock */
112#define CONFIG_MCFRTC
113#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew1552af72008-01-14 17:43:33 -0600115
116/* Timer */
117#define CONFIG_MCFTMR
118#undef CONFIG_MCFPIT
119
120/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200121#define CONFIG_SYS_I2C
122#define CONFIG_SYS_I2C_FSL
123#define CONFIG_SYS_FSL_I2C_SPEED 80000
124#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
125#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000126#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
127
128/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000129#define CONFIG_CF_SPI
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000130#define CONFIG_CF_DSPI
131#define CONFIG_HARD_SPI
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000132#define CONFIG_SYS_SBFHDR_SIZE 0x7
133#ifdef CONFIG_CMD_SPI
134# define CONFIG_SYS_DSPI_CS2
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000135# define CONFIG_SPI_FLASH_STMICRO
136
TsiChung Liewee0a8462009-06-30 14:18:29 +0000137# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
138 DSPI_CTAR_PCSSCK_1CLK | \
139 DSPI_CTAR_PASC(0) | \
140 DSPI_CTAR_PDT(0) | \
141 DSPI_CTAR_CSSCK(0) | \
142 DSPI_CTAR_ASC(0) | \
143 DSPI_CTAR_DT(1))
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000144#endif
TsiChungLiew1552af72008-01-14 17:43:33 -0600145
146/* Input, PCI, Flexbus, and VCO */
147#define CONFIG_EXTRA_CLOCK
148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew1552af72008-01-14 17:43:33 -0600150
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000151#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew1552af72008-01-14 17:43:33 -0600152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew1552af72008-01-14 17:43:33 -0600154
155#if defined(CONFIG_CMD_KGDB)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000156#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew1552af72008-01-14 17:43:33 -0600157#else
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000158#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew1552af72008-01-14 17:43:33 -0600159#endif
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000160#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
161#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
162#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew1552af72008-01-14 17:43:33 -0600163
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000164#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew1552af72008-01-14 17:43:33 -0600165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew1552af72008-01-14 17:43:33 -0600167
168/*
169 * Low Level Configuration Settings
170 * (address mappings, register initial values, etc.)
171 * You should know what you are doing if you make changes here.
172 */
173
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000174/*
TsiChungLiew1552af72008-01-14 17:43:33 -0600175 * Definitions for initial stack pointer and data area (in DPRAM)
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200178#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000179#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200180#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000181#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk553f0982010-10-26 13:32:32 +0200182#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew1552af72008-01-14 17:43:33 -0600183
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000184/*
TsiChungLiew1552af72008-01-14 17:43:33 -0600185 * Start addresses for the final memory configuration
186 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew1552af72008-01-14 17:43:33 -0600188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_SDRAM_BASE 0x40000000
190#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
191#define CONFIG_SYS_SDRAM_CFG1 0x43711630
192#define CONFIG_SYS_SDRAM_CFG2 0x56670000
193#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
194#define CONFIG_SYS_SDRAM_EMOD 0x81810000
195#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000196#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew1552af72008-01-14 17:43:33 -0600197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
199#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew1552af72008-01-14 17:43:33 -0600200
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000201#ifdef CONFIG_CF_SBF
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200202# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000203#else
204# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
205#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
207#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
208#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew1552af72008-01-14 17:43:33 -0600209
210/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000212#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew1552af72008-01-14 17:43:33 -0600213
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000214/*
215 * Configuration for environment
Jason Jin27f7ae72011-10-27 15:44:52 +0800216 * Environment is not embedded in u-boot. First time runing may have env
217 * crc error warning if there is no correct environment on the flash.
TsiChungLiew1552af72008-01-14 17:43:33 -0600218 */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000219#ifdef CONFIG_CF_SBF
220# define CONFIG_ENV_IS_IN_SPI_FLASH
221# define CONFIG_ENV_SPI_CS 2
222#else
223# define CONFIG_ENV_IS_IN_FLASH 1
224#endif
225#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew1552af72008-01-14 17:43:33 -0600226
227/*-----------------------------------------------------------------------
228 * FLASH organization
229 */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000230#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000231# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin27f7ae72011-10-27 15:44:52 +0800232# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000233# define CONFIG_ENV_OFFSET 0x30000
234# define CONFIG_ENV_SIZE 0x1000
235# define CONFIG_ENV_SECT_SIZE 0x10000
236#endif
237#ifdef CONFIG_SYS_SPANSION_BOOT
238# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
239# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin27f7ae72011-10-27 15:44:52 +0800240# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000241# define CONFIG_ENV_SIZE 0x1000
242# define CONFIG_ENV_SECT_SIZE 0x8000
243#endif
TsiChungLiew1552af72008-01-14 17:43:33 -0600244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_FLASH_CFI
246#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200247# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000248# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
249# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
251# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
252# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
253# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
254# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
255# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000256# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew1552af72008-01-14 17:43:33 -0600257#endif
258
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200259#define LDS_BOARD_TEXT \
260 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
261 arch/m68k/lib/built-in.o (.text*)
262
TsiChungLiew1552af72008-01-14 17:43:33 -0600263/*
264 * This is setting for JFFS2 support in u-boot.
265 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
266 */
267#ifdef CONFIG_CMD_JFFS2
268# define CONFIG_JFFS2_DEV "nor0"
269# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew1552af72008-01-14 17:43:33 -0600271#endif
272
273/*-----------------------------------------------------------------------
274 * Cache Configuration
275 */
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000276#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew1552af72008-01-14 17:43:33 -0600277
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600278#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200279 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600280#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200281 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600282#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
283#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
284 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
285 CF_ACR_EN | CF_ACR_SM_ALL)
286#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
287 CF_CACR_DISD | CF_CACR_INVI | \
288 CF_CACR_CEIB | CF_CACR_DCM | \
289 CF_CACR_EUSP)
290
TsiChungLiew1552af72008-01-14 17:43:33 -0600291/*-----------------------------------------------------------------------
292 * Memory bank definitions
293 */
294/*
295 * CS0 - NOR Flash
296 * CS1 - Available
297 * CS2 - Available
298 * CS3 - Available
299 * CS4 - Available
300 * CS5 - Available
301 */
302
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000303#ifdef CONFIG_CF_SBF
304#define CONFIG_SYS_CS0_BASE 0x04000000
305#define CONFIG_SYS_CS0_MASK 0x00FF0001
306#define CONFIG_SYS_CS0_CTRL 0x00001FA0
307#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_CS0_BASE 0x00000000
309#define CONFIG_SYS_CS0_MASK 0x00FF0001
310#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liewa21d0c22008-10-21 15:37:02 +0000311#endif
TsiChungLiew1552af72008-01-14 17:43:33 -0600312
313#endif /* _M52277EVB_H */