blob: 8942aae3efe3cbc1364c911155daa8298c984d94 [file] [log] [blame]
wdenk03f5c552004-10-10 21:21:55 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk03f5c552004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8541cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk03f5c552004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
York Sun9ae14ca2015-08-18 12:35:52 -070016#define CONFIG_SYS_GENERIC_BOARD
17#define CONFIG_DISPLAY_BOARDINFO
18
wdenk03f5c552004-10-10 21:21:55 +000019/* High Level Configuration Options */
20#define CONFIG_BOOKE 1 /* BOOKE */
21#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050022#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000023#define CONFIG_MPC8541 1 /* MPC8541 specific */
24#define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xfff80000
27
wdenk03f5c552004-10-10 21:21:55 +000028#define CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000029#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050030#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020031#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk03f5c552004-10-10 21:21:55 +000032#define CONFIG_ENV_OVERWRITE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050033
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060034#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk03f5c552004-10-10 21:21:55 +000035
Jon Loeliger25eedb22008-03-19 15:02:07 -050036#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050037
wdenk03f5c552004-10-10 21:21:55 +000038#ifndef __ASSEMBLY__
39extern unsigned long get_clock_freq(void);
40#endif
41#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
42
43/*
44 * These can be toggled for performance analysis, otherwise use default.
45 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020046#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000047#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
50#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk03f5c552004-10-10 21:21:55 +000051
Timur Tabie46fedf2011-08-04 18:03:41 -050052#define CONFIG_SYS_CCSRBAR 0xe0000000
53#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000054
Jon Loeligeraa11d852008-03-17 15:48:18 -050055/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070056#define CONFIG_SYS_FSL_DDR1
Jon Loeligeraa11d852008-03-17 15:48:18 -050057#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
58#define CONFIG_DDR_SPD
59#undef CONFIG_FSL_DDR_INTERACTIVE
60
61#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
62
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
64#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000065
Jon Loeligeraa11d852008-03-17 15:48:18 -050066#define CONFIG_NUM_DDR_CONTROLLERS 1
67#define CONFIG_DIMM_SLOTS_PER_CTLR 1
68#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
69
70/* I2C addresses of SPD EEPROMs */
71#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk03f5c552004-10-10 21:21:55 +000072
73/*
74 * Make sure required options are set
75 */
76#ifndef CONFIG_SPD_EEPROM
77#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
78#endif
79
Jon Loeliger7202d432005-07-25 11:13:26 -050080#undef CONFIG_CLOCKS_IN_MHZ
81
wdenk03f5c552004-10-10 21:21:55 +000082/*
Jon Loeliger7202d432005-07-25 11:13:26 -050083 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000084 */
Jon Loeliger7202d432005-07-25 11:13:26 -050085
86/*
87 * FLASH on the Local Bus
88 * Two banks, 8M each, using the CFI driver.
89 * Boot from BR0/OR0 bank at 0xff00_0000
90 * Alternate BR1/OR1 bank at 0xff80_0000
91 *
92 * BR0, BR1:
93 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
94 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
95 * Port Size = 16 bits = BRx[19:20] = 10
96 * Use GPCM = BRx[24:26] = 000
97 * Valid = BRx[31] = 1
98 *
99 * 0 4 8 12 16 20 24 28
100 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
101 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
102 *
103 * OR0, OR1:
104 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
105 * Reserved ORx[17:18] = 11, confusion here?
106 * CSNT = ORx[20] = 1
107 * ACS = half cycle delay = ORx[21:22] = 11
108 * SCY = 6 = ORx[24:27] = 0110
109 * TRLX = use relaxed timing = ORx[29] = 1
110 * EAD = use external address latch delay = OR[31] = 1
111 *
112 * 0 4 8 12 16 20 24 28
113 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
114 */
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +0000117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_BR0_PRELIM 0xff801001
119#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +0000120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_OR0_PRELIM 0xff806e65
122#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +0000123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
125#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
126#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
127#undef CONFIG_SYS_FLASH_CHECKSUM
128#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
129#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000130
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200131#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000132
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200133#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_FLASH_CFI
135#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000136
wdenk03f5c552004-10-10 21:21:55 +0000137
138/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500139 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
142#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000143
144/*
145 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000147 *
148 * For BR2, need:
149 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
150 * port-size = 32-bits = BR2[19:20] = 11
151 * no parity checking = BR2[21:22] = 00
152 * SDRAM for MSEL = BR2[24:26] = 011
153 * Valid = BR[31] = 1
154 *
155 * 0 4 8 12 16 20 24 28
156 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
157 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000159 * FIXME: the top 17 bits of BR2.
160 */
161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000163
164/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000166 *
167 * For OR2, need:
168 * 64MB mask for AM, OR2[0:7] = 1111 1100
169 * XAM, OR2[17:18] = 11
170 * 9 columns OR2[19-21] = 010
171 * 13 rows OR2[23-25] = 100
172 * EAD set for extra time OR[31] = 1
173 *
174 * 0 4 8 12 16 20 24 28
175 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
176 */
177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
181#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
182#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
183#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000184
185/*
wdenk03f5c552004-10-10 21:21:55 +0000186 * Common settings for all Local Bus SDRAM commands.
187 * At run time, either BSMA1516 (for CPU 1.1)
188 * or BSMA1617 (for CPU 1.0) (old)
189 * is OR'ed in too.
190 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500191#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
192 | LSDMR_PRETOACT7 \
193 | LSDMR_ACTTORW7 \
194 | LSDMR_BL8 \
195 | LSDMR_WRC4 \
196 | LSDMR_CL3 \
197 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000198 )
199
200/*
201 * The CADMUS registers are connected to CS3 on CDS.
202 * The new memory map places CADMUS at 0xf8000000.
203 *
204 * For BR3, need:
205 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
206 * port-size = 8-bits = BR[19:20] = 01
207 * no parity checking = BR[21:22] = 00
208 * GPMC for MSEL = BR[24:26] = 000
209 * Valid = BR[31] = 1
210 *
211 * 0 4 8 12 16 20 24 28
212 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
213 *
214 * For OR3, need:
215 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
216 * disable buffer ctrl OR[19] = 0
217 * CSNT OR[20] = 1
218 * ACS OR[21:22] = 11
219 * XACS OR[23] = 1
220 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
221 * SETA OR[28] = 0
222 * TRLX OR[29] = 1
223 * EHTR OR[30] = 1
224 * EAD extra time OR[31] = 1
225 *
226 * 0 4 8 12 16 20 24 28
227 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
228 */
229
Jon Loeliger25eedb22008-03-19 15:02:07 -0500230#define CONFIG_FSL_CADMUS
231
wdenk03f5c552004-10-10 21:21:55 +0000232#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_BR3_PRELIM 0xf8000801
234#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_LOCK 1
237#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200238#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000239
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200240#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
244#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000245
246/* Serial Port */
247#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_NS16550
249#define CONFIG_SYS_NS16550_SERIAL
250#define CONFIG_SYS_NS16550_REG_SIZE 1
251#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000254 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
257#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000258
259/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_HUSH_PARSER
261#ifdef CONFIG_SYS_HUSH_PARSER
wdenk03f5c552004-10-10 21:21:55 +0000262#endif
263
Matthew McClintock0e163872006-06-28 10:43:36 -0500264/* pass open firmware flat tree */
Kumar Galab90d2542007-11-29 00:11:44 -0600265#define CONFIG_OF_LIBFDT 1
266#define CONFIG_OF_BOARD_SETUP 1
267#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500268
Jon Loeliger20476722006-10-20 15:50:15 -0500269/*
270 * I2C
271 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200272#define CONFIG_SYS_I2C
273#define CONFIG_SYS_I2C_FSL
274#define CONFIG_SYS_FSL_I2C_SPEED 400000
275#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
276#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
277#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000278
Timur Tabie8d18542008-07-18 16:52:23 +0200279/* EEPROM */
280#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_I2C_EEPROM_CCID
282#define CONFIG_SYS_ID_EEPROM
283#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
284#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200285
wdenk03f5c552004-10-10 21:21:55 +0000286/*
287 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300288 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk03f5c552004-10-10 21:21:55 +0000289 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600290#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600291#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600292#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600294#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600295#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
297#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000298
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600299#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600300#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600301#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600303#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600304#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
306#define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000307
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700308#ifdef CONFIG_LEGACY
309#define BRIDGE_ID 17
310#define VIA_ID 2
311#else
312#define BRIDGE_ID 28
313#define VIA_ID 4
314#endif
wdenk03f5c552004-10-10 21:21:55 +0000315
316#if defined(CONFIG_PCI)
317
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500318#define CONFIG_MPC85XX_PCI2
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200319#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk03f5c552004-10-10 21:21:55 +0000320
321#undef CONFIG_EEPRO100
322#undef CONFIG_TULIP
323
wdenk03f5c552004-10-10 21:21:55 +0000324#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000326
327#endif /* CONFIG_PCI */
328
329
330#if defined(CONFIG_TSEC_ENET)
331
wdenk03f5c552004-10-10 21:21:55 +0000332#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500333#define CONFIG_TSEC1 1
334#define CONFIG_TSEC1_NAME "TSEC0"
335#define CONFIG_TSEC2 1
336#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000337#define TSEC1_PHY_ADDR 0
338#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000339#define TSEC1_PHYIDX 0
340#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500341#define TSEC1_FLAGS TSEC_GIGABIT
342#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500343
344/* Options are: TSEC[0-1] */
345#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000346
347#endif /* CONFIG_TSEC_ENET */
348
wdenk03f5c552004-10-10 21:21:55 +0000349/*
350 * Environment
351 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200352#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200354#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
355#define CONFIG_ENV_SIZE 0x2000
wdenk03f5c552004-10-10 21:21:55 +0000356
357#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000359
Jon Loeliger2835e512007-06-13 13:22:08 -0500360/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500361 * BOOTP options
362 */
363#define CONFIG_BOOTP_BOOTFILESIZE
364#define CONFIG_BOOTP_BOOTPATH
365#define CONFIG_BOOTP_GATEWAY
366#define CONFIG_BOOTP_HOSTNAME
367
368
369/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500370 * Command line configuration.
371 */
Jon Loeliger2835e512007-06-13 13:22:08 -0500372#define CONFIG_CMD_PING
373#define CONFIG_CMD_I2C
374#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600375#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500376#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500377#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500378
wdenk03f5c552004-10-10 21:21:55 +0000379#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500380 #define CONFIG_CMD_PCI
wdenk03f5c552004-10-10 21:21:55 +0000381#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500382
wdenk03f5c552004-10-10 21:21:55 +0000383
384#undef CONFIG_WATCHDOG /* watchdog disabled */
385
386/*
387 * Miscellaneous configurable options
388 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500390#define CONFIG_CMDLINE_EDITING /* Command-line editing */
391#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500393#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000395#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000397#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
399#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
400#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000401
402/*
403 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500404 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000405 * the maximum mapped by the Linux kernel during initialization.
406 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500407#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
408#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000409
Jon Loeliger2835e512007-06-13 13:22:08 -0500410#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000411#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000412#endif
413
wdenk03f5c552004-10-10 21:21:55 +0000414/*
415 * Environment Configuration
416 */
417
418/* The mac addresses for all ethernet interface */
419#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500420#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000421#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000422#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000423#endif
424
425#define CONFIG_IPADDR 192.168.1.253
426
427#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000428#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000429#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000430
431#define CONFIG_SERVERIP 192.168.1.1
432#define CONFIG_GATEWAYIP 192.168.1.1
433#define CONFIG_NETMASK 255.255.255.0
434
435#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
436
437#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
438#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
439
440#define CONFIG_BAUDRATE 115200
441
442#define CONFIG_EXTRA_ENV_SETTINGS \
443 "netdev=eth0\0" \
444 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500445 "ramdiskaddr=600000\0" \
446 "ramdiskfile=your.ramdisk.u-boot\0" \
447 "fdtaddr=400000\0" \
448 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000449
450#define CONFIG_NFSBOOTCOMMAND \
451 "setenv bootargs root=/dev/nfs rw " \
452 "nfsroot=$serverip:$rootpath " \
453 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
454 "console=$consoledev,$baudrate $othbootargs;" \
455 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500456 "tftp $fdtaddr $fdtfile;" \
457 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000458
459#define CONFIG_RAMBOOTCOMMAND \
460 "setenv bootargs root=/dev/ram rw " \
461 "console=$consoledev,$baudrate $othbootargs;" \
462 "tftp $ramdiskaddr $ramdiskfile;" \
463 "tftp $loadaddr $bootfile;" \
464 "bootm $loadaddr $ramdiskaddr"
465
466#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
467
wdenk03f5c552004-10-10 21:21:55 +0000468#endif /* __CONFIG_H */