blob: 3be25976a48f67a6320757fb9d49f3a64e87e01c [file] [log] [blame]
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01001/*
2 * (C) Copyright 2014
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_MPC83xx 1 /* MPC83xx family */
17#define CONFIG_MPC830x 1 /* MPC830x family */
18#define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
19#define CONFIG_STRIDER 1 /* STRIDER board specific */
20
21#define CONFIG_SYS_TEXT_BASE 0xFE000000
22
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010023#define CONFIG_BOARD_EARLY_INIT_F
24#define CONFIG_BOARD_EARLY_INIT_R
25#define CONFIG_LAST_STAGE_INIT
26
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010027#define CONFIG_FSL_ESDHC
28#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010029
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010030#define CONFIG_GENERIC_MMC
31#define CONFIG_DOS_PARTITION
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010032
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010033#define CONFIG_SYS_ALT_MEMTEST
34
35#define CONFIG_CMD_FPGAD
36#define CONFIG_CMD_IOLOOP
37
38/*
39 * System Clock Setup
40 */
41#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
42#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
43
44/*
45 * Hardware Reset Configuration Word
46 * if CLKIN is 66.66MHz, then
47 * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
48 * We choose the A type silicon as default, so the core is 400Mhz.
49 */
50#define CONFIG_SYS_HRCW_LOW (\
51 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
52 HRCWL_DDR_TO_SCB_CLK_2X1 |\
53 HRCWL_SVCOD_DIV_2 |\
54 HRCWL_CSB_TO_CLKIN_4X1 |\
55 HRCWL_CORE_TO_CSB_3X1)
56/*
57 * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
58 * in 8308's HRCWH according to the manual, but original Freescale's
59 * code has them and I've expirienced some problems using the board
60 * with BDI3000 attached when I've tried to set these bits to zero
61 * (UART doesn't work after the 'reset run' command).
62 */
63#define CONFIG_SYS_HRCW_HIGH (\
64 HRCWH_PCI_HOST |\
65 HRCWH_PCI1_ARBITER_ENABLE |\
66 HRCWH_CORE_ENABLE |\
67 HRCWH_FROM_0XFFF00100 |\
68 HRCWH_BOOTSEQ_DISABLE |\
69 HRCWH_SW_WATCHDOG_DISABLE |\
70 HRCWH_ROM_LOC_LOCAL_16BIT |\
71 HRCWH_RL_EXT_LEGACY |\
72 HRCWH_TSEC1M_IN_MII |\
73 HRCWH_TSEC2M_IN_RGMII |\
74 HRCWH_BIG_ENDIAN)
75
76/*
77 * System IO Config
78 */
79#define CONFIG_SYS_SICRH (\
80 SICRH_ESDHC_A_SD |\
81 SICRH_ESDHC_B_SD |\
82 SICRH_ESDHC_C_SD |\
83 SICRH_GPIO_A_GPIO |\
84 SICRH_GPIO_B_GPIO |\
85 SICRH_IEEE1588_A_GPIO |\
86 SICRH_USB |\
87 SICRH_GTM_GPIO |\
88 SICRH_IEEE1588_B_GPIO |\
89 SICRH_ETSEC2_GPIO |\
90 SICRH_GPIOSEL_1 |\
91 SICRH_TMROBI_V3P3 |\
92 SICRH_TSOBI1_V2P5 |\
93 SICRH_TSOBI2_V2P5) /* 0x0037f103 */
94#define CONFIG_SYS_SICRL (\
95 SICRL_SPI_PF0 |\
96 SICRL_UART_PF0 |\
97 SICRL_IRQ_PF0 |\
98 SICRL_I2C2_PF0 |\
99 SICRL_ETSEC1_TX_CLK) /* 0x00000000 */
100
101/*
102 * IMMR new address
103 */
104#define CONFIG_SYS_IMMR 0xE0000000
105
106/*
107 * SERDES
108 */
109#define CONFIG_FSL_SERDES
110#define CONFIG_FSL_SERDES1 0xe3000
111
112/*
113 * Arbiter Setup
114 */
115#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
116#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
117#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
118
119/*
120 * DDR Setup
121 */
122#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
123#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
124#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
125#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
126#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
127 | DDRCDR_PZ_LOZ \
128 | DDRCDR_NZ_LOZ \
129 | DDRCDR_ODT \
130 | DDRCDR_Q_DRN)
131 /* 0x7b880001 */
132/*
133 * Manually set up DDR parameters
134 * consist of one chip NT5TU64M16HG from NANYA
135 */
136
137#define CONFIG_SYS_DDR_SIZE 128 /* MB */
138
139#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
140#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
141 | CSCONFIG_ODT_RD_NEVER \
142 | CSCONFIG_ODT_WR_ONLY_CURRENT \
143 | CSCONFIG_BANK_BIT_3 \
144 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
145 /* 0x80010102 */
146#define CONFIG_SYS_DDR_TIMING_3 0
147#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
148 | (0 << TIMING_CFG0_WRT_SHIFT) \
149 | (0 << TIMING_CFG0_RRT_SHIFT) \
150 | (0 << TIMING_CFG0_WWT_SHIFT) \
151 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
152 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
153 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
154 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
155 /* 0x00260802 */
156#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
157 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
158 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
159 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
160 | (9 << TIMING_CFG1_REFREC_SHIFT) \
161 | (2 << TIMING_CFG1_WRREC_SHIFT) \
162 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
163 | (2 << TIMING_CFG1_WRTORD_SHIFT))
164 /* 0x26279222 */
165#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
166 | (4 << TIMING_CFG2_CPO_SHIFT) \
167 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
168 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
169 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
170 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
171 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
172 /* 0x021848c5 */
173#define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
174 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
175 /* 0x08240100 */
176#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
177 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
178 | SDRAM_CFG_DBW_16)
179 /* 0x43100000 */
180
181#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
182#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
183 | (0x0242 << SDRAM_MODE_SD_SHIFT))
184 /* ODT 150ohm CL=4, AL=0 on SDRAM */
185#define CONFIG_SYS_DDR_MODE2 0x00000000
186
187/*
188 * Memory test
189 */
190#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
191#define CONFIG_SYS_MEMTEST_END 0x07f00000
192
193/*
194 * The reserved memory
195 */
196#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
197
198#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
199#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
200
201/*
202 * Initial RAM Base Address Setup
203 */
204#define CONFIG_SYS_INIT_RAM_LOCK 1
205#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
206#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
207#define CONFIG_SYS_GBL_DATA_OFFSET \
208 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
209
210/*
211 * Local Bus Configuration & Clock Setup
212 */
213#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
214#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
215#define CONFIG_SYS_LBC_LBCR 0x00040000
216
217/*
218 * FLASH on the Local Bus
219 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100220#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
221#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
222#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
223#define CONFIG_FLASH_CFI_LEGACY
224#define CONFIG_SYS_FLASH_LEGACY_512Kx16
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100225
226#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
227#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
228#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
229
230/* Window base at flash base */
231#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
232#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
233
234#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
235 | BR_PS_16 /* 16 bit port */ \
236 | BR_MS_GPCM /* MSEL = GPCM */ \
237 | BR_V) /* valid */
238#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
239 | OR_UPM_XAM \
240 | OR_GPCM_CSNT \
241 | OR_GPCM_ACS_DIV2 \
242 | OR_GPCM_XACS \
243 | OR_GPCM_SCY_15 \
244 | OR_GPCM_TRLX_SET \
245 | OR_GPCM_EHTR_SET)
246
247#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
248#define CONFIG_SYS_MAX_FLASH_SECT 135
249
250#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
251#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
252
253/*
254 * FPGA
255 */
256#define CONFIG_SYS_FPGA0_BASE 0xE0600000
257#define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */
258
259/* Window base at FPGA base */
260#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_FPGA0_BASE
261#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_1MB)
262
263#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FPGA0_BASE \
264 | BR_PS_16 /* 16 bit port */ \
265 | BR_MS_GPCM /* MSEL = GPCM */ \
266 | BR_V) /* valid */
Reinhard Pfaua1193572016-03-16 09:20:13 +0100267
268#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100269 | OR_UPM_XAM \
270 | OR_GPCM_CSNT \
Reinhard Pfaua1193572016-03-16 09:20:13 +0100271 | OR_GPCM_SCY_5 \
272 | OR_GPCM_TRLX_CLEAR \
273 | OR_GPCM_EHTR_CLEAR)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100274
275#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
276#define CONFIG_SYS_FPGA_DONE(k) 0x0010
277
278#define CONFIG_SYS_FPGA_COUNT 1
279
280#define CONFIG_SYS_MCLINK_MAX 3
281
282#define CONFIG_SYS_FPGA_PTR \
283 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
284
285#define CONFIG_SYS_FPGA_NO_RFL_HI
286
287/*
288 * Serial Port
289 */
290#define CONFIG_CONS_INDEX 2
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100291#define CONFIG_SYS_NS16550_SERIAL
292#define CONFIG_SYS_NS16550_REG_SIZE 1
293#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
294
295#define CONFIG_SYS_BAUDRATE_TABLE \
296 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
297
298#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
299#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
300
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100301/* Pass open firmware flat tree */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100302
303/* I2C */
304#define CONFIG_SYS_I2C
305#define CONFIG_SYS_I2C_FSL
306#define CONFIG_SYS_FSL_I2C_SPEED 400000
307#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
308#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
309
310#define CONFIG_PCA953X /* NXP PCA9554 */
Dirk Eibach47098052016-03-16 09:20:12 +0100311#define CONFIG_CMD_PCA953X
312#define CONFIG_CMD_PCA953X_INFO
313#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
314 {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
315
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100316#define CONFIG_PCA9698 /* NXP PCA9698 */
317
318#define CONFIG_SYS_I2C_IHS
319#define CONFIG_SYS_I2C_IHS_CH0
320#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
321#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
322#define CONFIG_SYS_I2C_IHS_CH1
323#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
324#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
325#define CONFIG_SYS_I2C_IHS_CH2
326#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
327#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
328#define CONFIG_SYS_I2C_IHS_CH3
329#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
330#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
331
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200332#ifdef CONFIG_STRIDER_CON_DP
333#define CONFIG_SYS_I2C_IHS_DUAL
334#define CONFIG_SYS_I2C_IHS_CH0_1
335#define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
336#define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
337#define CONFIG_SYS_I2C_IHS_CH1_1
338#define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
339#define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
340#define CONFIG_SYS_I2C_IHS_CH2_1
341#define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
342#define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
343#define CONFIG_SYS_I2C_IHS_CH3_1
344#define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
345#define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
346#endif
347
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100348/*
349 * Software (bit-bang) I2C driver configuration
350 */
351#define CONFIG_SYS_I2C_SOFT
352#define CONFIG_SOFT_I2C_READ_REPEATED_START
353#define CONFIG_SYS_I2C_SOFT_SPEED 50000
354#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
355#define I2C_SOFT_DECLARATIONS2
356#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
357#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
358#define I2C_SOFT_DECLARATIONS3
359#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
360#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
361#define I2C_SOFT_DECLARATIONS4
362#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
363#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200364#if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100365#define I2C_SOFT_DECLARATIONS5
366#define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
367#define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
368#define I2C_SOFT_DECLARATIONS6
369#define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
370#define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
371#define I2C_SOFT_DECLARATIONS7
372#define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
373#define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
374#define I2C_SOFT_DECLARATIONS8
375#define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
376#define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
377#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200378#ifdef CONFIG_STRIDER_CON_DP
379#define I2C_SOFT_DECLARATIONS9
380#define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
381#define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
382#define I2C_SOFT_DECLARATIONS10
383#define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
384#define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
385#define I2C_SOFT_DECLARATIONS11
386#define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
387#define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
388#define I2C_SOFT_DECLARATIONS12
389#define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
390#define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
391#endif
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100392
393#ifdef CONFIG_STRIDER_CON
394#define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
395#define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
396#define CONFIG_SYS_ADV7611_I2C {5, 6, 7, 8}
397#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
398#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
399 {12, 0x4c} }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200400#elif defined(CONFIG_STRIDER_CON_DP)
401#define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
402#define CONFIG_SYS_CH7301_I2C {1, 3, 5, 7}
403#define CONFIG_SYS_ADV7611_I2C {1, 3, 5, 7}
404#define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
405#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
406 {12, 0x4c} }
Dirk Eibach145510c2016-06-02 09:05:42 +0200407#elif defined(CONFIG_STRIDER_CPU_DP)
408#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
409#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
410#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
411#define CONFIG_STRIDER_FANS { {6, 0x4c}, {7, 0x4c}, \
412 {8, 0x4c} }
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100413#else
414#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
415#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
416#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
417#define CONFIG_STRIDER_FANS { {2, 0x18}, {3, 0x18}, \
418 {4, 0x18} }
419#endif
420
421#ifndef __ASSEMBLY__
422void fpga_gpio_set(unsigned int bus, int pin);
423void fpga_gpio_clear(unsigned int bus, int pin);
424int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200425void fpga_control_set(unsigned int bus, int pin);
426void fpga_control_clear(unsigned int bus, int pin);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100427#endif
428
429#ifdef CONFIG_STRIDER_CON
430#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
431#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
432#define I2C_FPGA_IDX ((I2C_ADAP_HWNR > 3) ? \
433 (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200434#elif defined(CONFIG_STRIDER_CON_DP)
435#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
436#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
437#define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100438#else
439#define I2C_SDA_GPIO 0x0040
440#define I2C_SCL_GPIO 0x0020
441#define I2C_FPGA_IDX I2C_ADAP_HWNR
442#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200443
444#ifdef CONFIG_STRIDER_CON_DP
445#define I2C_ACTIVE \
446 do { \
447 if (I2C_ADAP_HWNR > 7) \
448 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
449 else \
450 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
451 } while (0)
452#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100453#define I2C_ACTIVE { }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200454#endif
455
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100456#define I2C_TRISTATE { }
457#define I2C_READ \
458 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
459#define I2C_SDA(bit) \
460 do { \
461 if (bit) \
462 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
463 else \
464 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
465 } while (0)
466#define I2C_SCL(bit) \
467 do { \
468 if (bit) \
469 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
470 else \
471 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
472 } while (0)
473#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
474
475/*
476 * Software (bit-bang) MII driver configuration
477 */
478#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
479#define CONFIG_BITBANGMII_MULTI
480
481/*
482 * OSD Setup
483 */
484#define CONFIG_SYS_OSD_SCREENS 1
485#define CONFIG_SYS_DP501_DIFFERENTIAL
486#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
487
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200488#ifdef CONFIG_STRIDER_CON_DP
489#define CONFIG_SYS_OSD_DH
490#endif
491
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100492/*
493 * General PCI
494 * Addresses are mapped 1-1.
495 */
496#define CONFIG_SYS_PCIE1_BASE 0xA0000000
497#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
498#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
499#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
500#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
501#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
502#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
503#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
504#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
505
506/* enable PCIE clock */
507#define CONFIG_SYS_SCCR_PCIEXP1CM 1
508
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100509#define CONFIG_PCI_INDIRECT_BRIDGE
510#define CONFIG_PCIE
511
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100512#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
513#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
514
515/*
516 * TSEC
517 */
518#define CONFIG_TSEC_ENET /* TSEC ethernet support */
519#define CONFIG_SYS_TSEC1_OFFSET 0x24000
520#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
521
522/*
523 * TSEC ethernet configuration
524 */
525#define CONFIG_MII 1 /* MII PHY management */
526#define CONFIG_TSEC1
527#define CONFIG_TSEC1_NAME "eTSEC0"
528#define TSEC1_PHY_ADDR 1
529#define TSEC1_PHYIDX 0
530#define TSEC1_FLAGS 0
531
532/* Options are: eTSEC[0-1] */
533#define CONFIG_ETHPRIME "eTSEC0"
534
535/*
536 * Environment
537 */
538#if 1
539#define CONFIG_ENV_IS_IN_FLASH 1
540#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
541 CONFIG_SYS_MONITOR_LEN)
542#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
543#define CONFIG_ENV_SIZE 0x2000
544#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
545#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
546#else
547#define CONFIG_ENV_IS_NOWHERE
548#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
549#endif
550
551#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
552#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
553
554/*
555 * Command line configuration.
556 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100557#define CONFIG_CMD_PCI
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100558
559#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
560#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
561
562/*
563 * Miscellaneous configurable options
564 */
565#define CONFIG_SYS_LONGHELP /* undef to save memory */
566#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
567#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
568
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100569#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
570
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100571/* Print Buffer Size */
572#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
573#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
574#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
575
576/*
577 * For booting Linux, the board info and command line data
578 * have to be in the first 256 MB of memory, since this is
579 * the maximum mapped by the Linux kernel during initialization.
580 */
581#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
582
583/*
584 * Core HID Setup
585 */
586#define CONFIG_SYS_HID0_INIT 0x000000000
587#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
588 HID0_ENABLE_INSTRUCTION_CACHE | \
589 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
590#define CONFIG_SYS_HID2 HID2_HBE
591
592/*
593 * MMU Setup
594 */
595
596/* DDR: cache cacheable */
597#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
598 BATL_MEMCOHERENCE)
599#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
600 BATU_VS | BATU_VP)
601#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
602#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
603
604/* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
605#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
606 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
607#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
608 BATU_VP)
609#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
610#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
611
612/* FLASH: icache cacheable, but dcache-inhibit and guarded */
613#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
614 BATL_MEMCOHERENCE)
615#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
616 BATU_VS | BATU_VP)
617#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
618 BATL_CACHEINHIBIT | \
619 BATL_GUARDEDSTORAGE)
620#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
621
622/* Stack in dcache: cacheable, no memory coherence */
623#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
624#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
625 BATU_VS | BATU_VP)
626#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
627#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
628
629/*
630 * Environment Configuration
631 */
632
633#define CONFIG_ENV_OVERWRITE
634
635#if defined(CONFIG_TSEC_ENET)
636#define CONFIG_HAS_ETH0
637#endif
638
639#define CONFIG_BAUDRATE 115200
640
641#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
642
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100643
644#define CONFIG_HOSTNAME hrcon
645#define CONFIG_ROOTPATH "/opt/nfsroot"
646#define CONFIG_BOOTFILE "uImage"
647
648#define CONFIG_PREBOOT /* enable preboot variable */
649
650#define CONFIG_EXTRA_ENV_SETTINGS \
651 "netdev=eth0\0" \
652 "consoledev=ttyS1\0" \
653 "u-boot=u-boot.bin\0" \
654 "kernel_addr=1000000\0" \
655 "fdt_addr=C00000\0" \
656 "fdtfile=hrcon.dtb\0" \
657 "load=tftp ${loadaddr} ${u-boot}\0" \
658 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
659 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
660 " +${filesize};cp.b ${fileaddr} " \
661 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
662 "upd=run load update\0" \
663
664#define CONFIG_NFSBOOTCOMMAND \
665 "setenv bootargs root=/dev/nfs rw " \
666 "nfsroot=$serverip:$rootpath " \
667 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
668 "console=$consoledev,$baudrate $othbootargs;" \
669 "tftp ${kernel_addr} $bootfile;" \
670 "tftp ${fdt_addr} $fdtfile;" \
671 "bootm ${kernel_addr} - ${fdt_addr}"
672
673#define CONFIG_MMCBOOTCOMMAND \
674 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
675 "console=$consoledev,$baudrate $othbootargs;" \
676 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
677 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
678 "bootm ${kernel_addr} - ${fdt_addr}"
679
680#define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
681
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100682#endif /* __CONFIG_H */