blob: d470ade847d4254eb92dbe920cdf9b6d249c8064 [file] [log] [blame]
Markus Klotzbuecher090eb732006-07-12 15:26:01 +02001/*
2 * (C) Copyright 2000-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2006
6 * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38
39#define CONFIG_MPC885 1 /* This is a MPC885 CPU */
40#define CONFIG_TQM885D 1 /* ...on a TQM88D module */
41
42#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
43#define CFG_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
44#define CFG_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
45#define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 50 MHz - CPU default clock */
46 /* (it will be used if there is no */
47 /* 'cpuclk' variable with valid value) */
48
49#define CFG_MEASURE_CPUCLK /* Measure real cpu clock */
50 /* (function measure_gclk() */
51 /* will be called) */
52#ifdef CFG_MEASURE_CPUCLK
53#define CFG_8XX_XIN 10000000 /* measure_gclk() needs this */
54#endif
55
56#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
57
58#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
59
60#define CONFIG_BOOTCOUNT_LIMIT
61
62#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
63
64#define CONFIG_BOARD_TYPES 1 /* support board types */
65
66#define CONFIG_PREBOOT "echo;" \
67 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
68 "echo"
69
70#undef CONFIG_BOOTARGS
71
72#define CONFIG_EXTRA_ENV_SETTINGS \
73 "netdev=eth0\0" \
74 "nfsargs=setenv bootargs root=/dev/nfs rw " \
75 "nfsroot=${serverip}:${rootpath}\0" \
76 "ramargs=setenv bootargs root=/dev/ram rw\0" \
77 "addip=setenv bootargs ${bootargs} " \
78 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
79 ":${hostname}:${netdev}:off panic=1\0" \
80 "flash_nfs=run nfsargs addip;" \
81 "bootm ${kernel_addr}\0" \
82 "flash_self=run ramargs addip;" \
83 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
84 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
85 "rootpath=/opt/eldk/ppc_8xx\0" \
86 "bootfile=/tftpboot/TQM866M/uImage\0" \
87 "kernel_addr=40080000\0" \
88 "ramdisk_addr=40180000\0" \
89 ""
90#define CONFIG_BOOTCOMMAND "run flash_self"
91
92#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
93#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
94
95#undef CONFIG_WATCHDOG /* watchdog disabled */
96
97#define CONFIG_STATUS_LED 1 /* Status LED enabled */
98
99#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
100
101/* enable I2C and select the hardware/software driver */
102#undef CONFIG_HARD_I2C /* I2C with hardware support */
103#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
104
105#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
106#define CFG_I2C_SLAVE 0xFE
107
108#ifdef CONFIG_SOFT_I2C
109/*
110 * Software (bit-bang) I2C driver configuration
111 */
112#define PB_SCL 0x00000020 /* PB 26 */
113#define PB_SDA 0x00000010 /* PB 27 */
114
115#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
116#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
117#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
118#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
119#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
120 else immr->im_cpm.cp_pbdat &= ~PB_SDA
121#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
122 else immr->im_cpm.cp_pbdat &= ~PB_SCL
123#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
124#endif /* CONFIG_SOFT_I2C */
125
126#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
127#define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
128#define CFG_EEPROM_PAGE_WRITE_BITS 4
129#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
130
131# define CONFIG_RTC_DS1337 1
132# define CFG_I2C_RTC_ADDR 0x68
133
134#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
135
136#define CONFIG_MAC_PARTITION
137#define CONFIG_DOS_PARTITION
138
139#undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
140
141#define CONFIG_TIMESTAMP /* but print image timestmps */
142
143#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
144 CFG_CMD_ASKENV | \
145 CFG_CMD_DATE | \
146 CFG_CMD_DHCP | \
147 CFG_CMD_EEPROM | \
148 CFG_CMD_I2C | \
149 CFG_CMD_IDE | \
150 CFG_CMD_MII | \
151 CFG_CMD_NFS | \
152 CFG_CMD_PING )
153
154/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
155#include <cmd_confdefs.h>
156
157/*
158 * Miscellaneous configurable options
159 */
160#define CFG_LONGHELP /* undef to save memory */
161#define CFG_PROMPT "=> " /* Monitor Command Prompt */
162
Wolfgang Denk2751a952006-10-28 02:29:14 +0200163#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
164#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
Markus Klotzbuecher090eb732006-07-12 15:26:01 +0200165#ifdef CFG_HUSH_PARSER
Wolfgang Denk2751a952006-10-28 02:29:14 +0200166#define CFG_PROMPT_HUSH_PS2 "> "
Markus Klotzbuecher090eb732006-07-12 15:26:01 +0200167#endif
168
169#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
170#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
171#else
172#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
173#endif
174#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
175#define CFG_MAXARGS 16 /* max number of command args */
176#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
177
178#define CFG_MEMTEST_START 0x0100000 /* memtest works on */
179#define CFG_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
180#define CFG_ALT_MEMTEST /* alternate, more extensive
181 memory test.*/
182
183#define CFG_LOAD_ADDR 0x100000 /* default load address */
184
185#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
186
187#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
188
189/*
190 * Enable loopw commando. This has only effect, if CFG_CMD_MEM is defined,
191 * which is normally part of the default commands (CFV_CMD_DFL)
192 */
193#define CONFIG_LOOPW
194
195/*
196 * Low Level Configuration Settings
197 * (address mappings, register initial values, etc.)
198 * You should know what you are doing if you make changes here.
199 */
200/*-----------------------------------------------------------------------
201 * Internal Memory Mapped Register
202 */
203#define CFG_IMMR 0xFFF00000
204
205/*-----------------------------------------------------------------------
206 * Definitions for initial stack pointer and data area (in DPRAM)
207 */
208#define CFG_INIT_RAM_ADDR CFG_IMMR
209#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
210#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
211#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
212#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
213
214/*-----------------------------------------------------------------------
215 * Start addresses for the final memory configuration
216 * (Set up by the startup code)
217 * Please note that CFG_SDRAM_BASE _must_ start at 0
218 */
219#define CFG_SDRAM_BASE 0x00000000
220#define CFG_FLASH_BASE 0x40000000
221#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
222#define CFG_MONITOR_BASE CFG_FLASH_BASE
223#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
224
225/*
226 * For booting Linux, the board info and command line data
227 * have to be in the first 8 MB of memory, since this is
228 * the maximum mapped by the Linux kernel during initialization.
229 */
230#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
231
232/*-----------------------------------------------------------------------
233 * FLASH organization
234 */
235#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
236#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
237
238#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
239#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
240
241#define CFG_ENV_IS_IN_FLASH 1
242#define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
243#define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
244#define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
245
246/* Address and size of Redundant Environment Sector */
247#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
248#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
249
250/*-----------------------------------------------------------------------
251 * Hardware Information Block
252 */
253#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
254#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
255#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
256
257/*-----------------------------------------------------------------------
258 * Cache Configuration
259 */
260#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
261#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
262#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
263#endif
264
265/*-----------------------------------------------------------------------
266 * SYPCR - System Protection Control 11-9
267 * SYPCR can only be written once after reset!
268 *-----------------------------------------------------------------------
269 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
270 */
271#if defined(CONFIG_WATCHDOG)
272#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
273 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
274#else
275#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
276#endif
277
278/*-----------------------------------------------------------------------
279 * SIUMCR - SIU Module Configuration 11-6
280 *-----------------------------------------------------------------------
281 * PCMCIA config., multi-function pin tri-state
282 */
283#ifndef CONFIG_CAN_DRIVER
284#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
285#else /* we must activate GPL5 in the SIUMCR for CAN */
286#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
287#endif /* CONFIG_CAN_DRIVER */
288
289/*-----------------------------------------------------------------------
290 * TBSCR - Time Base Status and Control 11-26
291 *-----------------------------------------------------------------------
292 * Clear Reference Interrupt Status, Timebase freezing enabled
293 */
294#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
295
296/*-----------------------------------------------------------------------
297 * PISCR - Periodic Interrupt Status and Control 11-31
298 *-----------------------------------------------------------------------
299 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
300 */
301#define CFG_PISCR (PISCR_PS | PISCR_PITF)
302
303/*-----------------------------------------------------------------------
304 * SCCR - System Clock and reset Control Register 15-27
305 *-----------------------------------------------------------------------
306 * Set clock output, timebase and RTC source and divider,
307 * power management and some other internal clocks
308 */
309#define SCCR_MASK SCCR_EBDF11
310#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
311 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
312 SCCR_DFALCD00)
313
314/*-----------------------------------------------------------------------
315 * PCMCIA stuff
316 *-----------------------------------------------------------------------
317 *
318 */
319#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
320#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
321#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
322#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
323#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
324#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
325#define CFG_PCMCIA_IO_ADDR (0xEC000000)
326#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
327
328/*-----------------------------------------------------------------------
329 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
330 *-----------------------------------------------------------------------
331 */
332
333#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
334
335#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
336#undef CONFIG_IDE_LED /* LED for ide not supported */
337#undef CONFIG_IDE_RESET /* reset for ide not supported */
338
339#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
340#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
341
342#define CFG_ATA_IDE0_OFFSET 0x0000
343
344#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
345
346/* Offset for data I/O */
347#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
348
349/* Offset for normal register accesses */
350#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
351
352/* Offset for alternate registers */
353#define CFG_ATA_ALT_OFFSET 0x0100
354
355/*-----------------------------------------------------------------------
356 *
357 *-----------------------------------------------------------------------
358 *
359 */
360#define CFG_DER 0
361
362/*
363 * Init Memory Controller:
364 *
365 * BR0/1 and OR0/1 (FLASH)
366 */
367
368#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
369#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
370
371/* used to re-map FLASH both when starting from SRAM or FLASH:
372 * restrict access enough to keep SRAM working (if any)
373 * but not too much to meddle with FLASH accesses
374 */
375#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
376#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
377
378/*
379 * FLASH timing: Default value of OR0 after reset
380 */
381#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
382 OR_SCY_6_CLK | OR_TRLX)
383
384#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
385#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
386#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
387
388#define CFG_OR1_REMAP CFG_OR0_REMAP
389#define CFG_OR1_PRELIM CFG_OR0_PRELIM
390#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
391
392/*
393 * BR2/3 and OR2/3 (SDRAM)
394 *
395 */
396#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
397#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
398#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
399
400/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
401#define CFG_OR_TIMING_SDRAM 0x00000A00
402
403#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
404#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
405
406#ifndef CONFIG_CAN_DRIVER
407#define CFG_OR3_PRELIM CFG_OR2_PRELIM
408#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
409#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
410#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
411#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
412#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
413#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
414 BR_PS_8 | BR_MS_UPMB | BR_V )
415#endif /* CONFIG_CAN_DRIVER */
416
417/*
418 * 4096 Rows from SDRAM example configuration
419 * 1000 factor s -> ms
420 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
421 * 4 Number of refresh cycles per period
422 * 64 Refresh cycle in ms per number of rows
423 */
424#define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
425
426/*
427 * Memory Periodic Timer Prescaler
428 * Periodic timer for refresh, start with refresh rate for 40 MHz clock
429 * (CFG_8xx_CPUCLK_MIN / CFG_PTA_PER_CLK)
430 */
431#define CFG_MAMR_PTA 39
432
433/*
434 * For 16 MBit, refresh rates could be 31.3 us
435 * (= 64 ms / 2K = 125 / quad bursts).
436 * For a simpler initialization, 15.6 us is used instead.
437 *
438 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
439 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
440 */
441#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
442#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
443
444/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
445#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
446#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
447
448/*
449 * MAMR settings for SDRAM
450 */
451
452/* 8 column SDRAM */
453#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
454 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
455 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
456/* 9 column SDRAM */
457#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
458 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
459 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
460/* 10 column SDRAM */
461#define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
462 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
463 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
464
465/*
466 * Internal Definitions
467 *
468 * Boot Flags
469 */
470#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
471#define BOOTFLAG_WARM 0x02 /* Software reboot */
472
473/*
474 * Network configuration
475 */
476#define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
477#define CONFIG_FEC_ENET /* enable ethernet on FEC */
478#define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
479#define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
480
481#if (CONFIG_COMMANDS & CFG_CMD_MII)
482#define CFG_DISCOVER_PHY
483#endif
484
485#define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
486 switching to another netwok (if the
487 tried network is unreachable) */
488
489#define CONFIG_ETHPRIME "SCC ETHERNET"
490
491#endif /* __CONFIG_H */