blob: 19d5b275ae06d167dd7e7f81883ddefdafc5a3d4 [file] [log] [blame]
Michal Simek051a8ad2018-03-27 13:43:05 +02001// SPDX-License-Identifier: GPL-2.0+
Jagannadha Sutradharudu Teki9e0802b2014-01-09 01:48:29 +05302/*
3 * Xilinx ZC770 XM012 board DTS
4 *
Michal Simek051a8ad2018-03-27 13:43:05 +02005 * Copyright (C) 2013-2018 Xilinx, Inc.
Jagannadha Sutradharudu Teki9e0802b2014-01-09 01:48:29 +05306 */
7/dts-v1/;
8#include "zynq-7000.dtsi"
9
10/ {
Jagannadha Sutradharudu Teki9e0802b2014-01-09 01:48:29 +053011 compatible = "xlnx,zynq-zc770-xm012", "xlnx,zynq-7000";
Michal Simek5c45b162015-07-22 11:36:32 +020012 model = "Xilinx Zynq";
Masahiro Yamada7d34c5d2014-05-15 20:37:54 +090013
Masahiro Yamada9f9d41b2014-05-15 20:37:55 +090014 aliases {
Michal Simek5c45b162015-07-22 11:36:32 +020015 i2c0 = &i2c0;
16 i2c1 = &i2c1;
Masahiro Yamada9f9d41b2014-05-15 20:37:55 +090017 serial0 = &uart1;
Michal Simek5c45b162015-07-22 11:36:32 +020018 spi0 = &spi1;
Masahiro Yamada9f9d41b2014-05-15 20:37:55 +090019 };
20
Michal Simek5c45b162015-07-22 11:36:32 +020021 chosen {
Michal Simek936bbc52016-04-07 11:15:00 +020022 bootargs = "";
Michal Simek46919412016-01-12 13:56:44 +010023 stdout-path = "serial0:115200n8";
Masahiro Yamada7d34c5d2014-05-15 20:37:54 +090024 };
Michal Simek5c45b162015-07-22 11:36:32 +020025
Michal Simekcc7978b2016-11-11 13:11:37 +010026 memory@0 {
Michal Simek5c45b162015-07-22 11:36:32 +020027 device_type = "memory";
28 reg = <0x0 0x40000000>;
29 };
30};
31
Michal Simek5c45b162015-07-22 11:36:32 +020032&can1 {
33 status = "okay";
34};
35
36&i2c0 {
37 status = "okay";
38 clock-frequency = <400000>;
39
Michal Simek99a2e342018-03-27 13:48:51 +020040 eeprom0: eeprom@52 {
41 compatible = "atmel,24c02";
Michal Simek5c45b162015-07-22 11:36:32 +020042 reg = <0x52>;
43 };
44};
45
46&i2c1 {
47 status = "okay";
48 clock-frequency = <400000>;
49
Michal Simek99a2e342018-03-27 13:48:51 +020050 eeprom1: eeprom@52 {
51 compatible = "atmel,24c02";
Michal Simek5c45b162015-07-22 11:36:32 +020052 reg = <0x52>;
53 };
54};
55
Michal Simek7ebf67a2016-01-14 13:09:16 +010056&spi1 {
57 status = "okay";
58 num-cs = <4>;
59 is-decoded-cs = <0>;
60};
61
Michal Simek5c45b162015-07-22 11:36:32 +020062&uart1 {
Simon Glass035c6b22015-10-17 19:41:24 -060063 u-boot,dm-pre-reloc;
Michal Simek5c45b162015-07-22 11:36:32 +020064 status = "okay";
Jagannadha Sutradharudu Teki9e0802b2014-01-09 01:48:29 +053065};