blob: 40fe62fdf0b64b1d22041a0882cac51ffae03ef8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowicze6f2e902005-10-11 19:09:42 +02002/*
3 * (C) Copyright 2005
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowicze6f2e902005-10-11 19:09:42 +02005 */
6
7/*
8 * TQM8349 board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Marian Balakowicze6f2e902005-10-11 19:09:42 +020014/*
15 * High Level Configuration Options
16 */
17#define CONFIG_E300 1 /* E300 Family */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020018
Marian Balakowicze6f2e902005-10-11 19:09:42 +020019/* board pre init: do not call, nothing to do */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020020
21/* detect the number of flash banks */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020022
23/*
24 * DDR Setup
25 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050026 /* DDR is system memory*/
Mario Six8a81bfd2019-01-21 09:18:15 +010027#define CONFIG_SYS_SDRAM_BASE 0x00000000
Joe Hershbergerdf939e12011-10-11 23:57:22 -050028#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
29#undef CONFIG_DDR_ECC /* only for ECC DDR module */
30#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020031
Joe Hershbergerdf939e12011-10-11 23:57:22 -050032#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020033
34/*
35 * FLASH on the Local Bus
36 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#undef CONFIG_SYS_FLASH_CHECKSUM
38#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
39#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050040#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020041
42/*
43 * FLASH bank number detection
44 */
45
46/*
Joe Hershbergerdf939e12011-10-11 23:57:22 -050047 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
48 * Flash banks has to be determined at runtime and stored in a gloabl variable
49 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
50 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
51 * flash_info, and should be made sufficiently large to accomodate the number
52 * of banks that might actually be detected. Since most (all?) Flash related
53 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
54 * the board, it is defined as tqm834x_num_flash_banks.
Marian Balakowicze6f2e902005-10-11 19:09:42 +020055 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
Marian Balakowicze6f2e902005-10-11 19:09:42 +020057
Joe Hershbergerdf939e12011-10-11 23:57:22 -050058#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020059
Marian Balakowicze6f2e902005-10-11 19:09:42 +020060
Marian Balakowicze6f2e902005-10-11 19:09:42 +020061/* disable remaining mappings */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_BR1_PRELIM 0x00000000
63#define CONFIG_SYS_OR1_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_BR2_PRELIM 0x00000000
66#define CONFIG_SYS_OR2_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020067
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_BR3_PRELIM 0x00000000
69#define CONFIG_SYS_OR3_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020070
Marian Balakowicze6f2e902005-10-11 19:09:42 +020071/*
72 * Monitor config
73 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +020074#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
Wolfgang Denk4681e672009-05-14 23:18:34 +020077# define CONFIG_SYS_RAMBOOT
Marian Balakowicze6f2e902005-10-11 19:09:42 +020078#else
Wolfgang Denk4681e672009-05-14 23:18:34 +020079# undef CONFIG_SYS_RAMBOOT
Marian Balakowicze6f2e902005-10-11 19:09:42 +020080#endif
81
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerdf939e12011-10-11 23:57:22 -050083#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
84#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowicze6f2e902005-10-11 19:09:42 +020085
Joe Hershbergerdf939e12011-10-11 23:57:22 -050086#define CONFIG_SYS_GBL_DATA_OFFSET \
87 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowicze6f2e902005-10-11 19:09:42 +020089
Joe Hershbergerdf939e12011-10-11 23:57:22 -050090 /* Reserve 384 kB = 3 sect. for Mon */
91#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
92 /* Reserve 512 kB for malloc */
93#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Marian Balakowicze6f2e902005-10-11 19:09:42 +020094
95/*
96 * Serial Port
97 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_NS16550_SERIAL
99#define CONFIG_SYS_NS16550_REG_SIZE 1
100#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500103 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
106#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200107
108/*
109 * I2C
110 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200111#define CONFIG_SYS_I2C
112#define CONFIG_SYS_I2C_FSL
113#define CONFIG_SYS_FSL_I2C_SPEED 400000
114#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
115#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200116
117/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500118#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
119#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
120#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
121#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200122
123/* I2C RTC */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500124#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
125#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200126
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200127/*
128 * TSEC
129 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500132#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500134#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200135
136#if defined(CONFIG_TSEC_ENET)
137
Kim Phillips255a35772007-05-16 16:52:19 -0500138#define CONFIG_TSEC1 1
139#define CONFIG_TSEC1_NAME "TSEC0"
140#define CONFIG_TSEC2 1
141#define CONFIG_TSEC2_NAME "TSEC1"
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500142#define TSEC1_PHY_ADDR 2
143#define TSEC2_PHY_ADDR 1
144#define TSEC1_PHYIDX 0
145#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500146#define TSEC1_FLAGS TSEC_GIGABIT
147#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200148
149/* Options are: TSEC[0-1] */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500150#define CONFIG_ETHPRIME "TSEC0"
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200151
152#endif /* CONFIG_TSEC_ENET */
153
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200154#if defined(CONFIG_PCI)
155
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500156#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200157
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200158/* PCI1 host bridge */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500159#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
160#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
161#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
162#define CONFIG_SYS_PCI1_MMIO_BASE \
163 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
164#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
165#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
166#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
167#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
168#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200169
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200170#undef CONFIG_EEPRO100
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200171#define CONFIG_EEPRO100
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200172#undef CONFIG_TULIP
173
174#if !defined(CONFIG_PCI_PNP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
176 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200177 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200178#endif
179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200181
182#endif /* CONFIG_PCI */
183
184/*
185 * Environment
186 */
Wolfgang Denk929b79a2009-05-14 23:18:33 +0200187
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500188#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
189#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200190
Jon Loeliger26946902007-07-04 22:30:50 -0500191/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500192 * BOOTP options
193 */
194#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500195
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500196/*
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200197 * Miscellaneous configurable options
198 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500199#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200200
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500201#undef CONFIG_WATCHDOG /* watchdog disabled */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200202
203/*
204 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700205 * have to be in the first 256 MB of memory, since this is
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200206 * the maximum mapped by the Linux kernel during initialization.
207 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500208 /* Initial Memory map for Linux */
209#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200210
Kumar Gala9260a562006-01-11 11:12:57 -0600211/* System IO Config */
Kim Phillips3c9b1ee2009-06-05 14:11:33 -0500212#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_SICRL SICRL_LDP_A
Kumar Gala9260a562006-01-11 11:12:57 -0600214
Kumar Gala2688e2f2006-02-10 15:40:06 -0600215/* PCI */
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200216#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000217#define CONFIG_PCI_INDIRECT_BRIDGE
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200218#endif
Kumar Gala2688e2f2006-02-10 15:40:06 -0600219
Jon Loeliger26946902007-07-04 22:30:50 -0500220#if defined(CONFIG_CMD_KGDB)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200221#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200222#endif
223
224/*
225 * Environment Configuration
226 */
227
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500228 /* default location for tftp and bootm */
229#define CONFIG_LOADADDR 400000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200230
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200231#define CONFIG_EXTRA_ENV_SETTINGS \
232 "netdev=eth0\0" \
Wolfgang Denkb931b3a2008-02-14 23:18:01 +0100233 "hostname=tqm834x\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200234 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100235 "nfsroot=${serverip}:${rootpath}\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200236 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100237 "addip=setenv bootargs ${bootargs} " \
238 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
239 ":${hostname}:${netdev}:off panic=1\0" \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500240 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200241 "flash_nfs_old=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100242 "bootm ${kernel_addr}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200243 "flash_nfs=run nfsargs addip addcons;" \
244 "bootm ${kernel_addr} - ${fdt_addr}\0" \
245 "flash_self_old=run ramargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100246 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200247 "flash_self=run ramargs addip addcons;" \
248 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
249 "net_nfs_old=tftp 400000 ${bootfile};" \
250 "run nfsargs addip addcons;bootm\0" \
251 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
252 "tftp ${fdt_addr_r} ${fdt_file}; " \
253 "run nfsargs addip addcons; " \
254 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200255 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200256 "bootfile=tqm834x/uImage\0" \
257 "fdtfile=tqm834x/tqm834x.dtb\0" \
258 "kernel_addr_r=400000\0" \
259 "fdt_addr_r=600000\0" \
260 "ramdisk_addr_r=800000\0" \
261 "kernel_addr=800C0000\0" \
262 "fdt_addr=800A0000\0" \
263 "ramdisk_addr=80300000\0" \
264 "u-boot=tqm834x/u-boot.bin\0" \
265 "load=tftp 200000 ${u-boot}\0" \
266 "update=protect off 80000000 +${filesize};" \
267 "era 80000000 +${filesize};" \
268 "cp.b 200000 80000000 ${filesize}\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100269 "upd=run load update\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200270 ""
271
272#define CONFIG_BOOTCOMMAND "run flash_self"
273
274/*
275 * JFFS2 partitions
276 */
277/* mtdparts command line support */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200278
279/* default mtd partition table */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200280#endif /* __CONFIG_H */