blob: a4cd09aa90d5d68bccb7f02959adfd0cdfb28d7d [file] [log] [blame]
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg4139b172017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Hou Zhiqiang831c0682015-10-26 19:47:57 +080031#define CONFIG_MP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080032#define CONFIG_GICV2
33
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053034#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080035#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080036
37/* Link Definitions */
38#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39
40#define CONFIG_SUPPORT_RAW_INITRD
41
42#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080043
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080044#define CONFIG_VERY_BIG_RAM
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080048#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080049
Hou Zhiqiang831c0682015-10-26 19:47:57 +080050#define CPU_RELEASE_ADDR secondary_boot_func
51
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080052/* Generic Timer Definitions */
53#define COUNTER_FREQUENCY 25000000 /* 25MHz */
54
55/* Size of malloc() pool */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
57
58/* Serial Port */
59#define CONFIG_CONS_INDEX 1
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080060#define CONFIG_SYS_NS16550_SERIAL
61#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080062#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080063
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080064#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
65
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080066/* SD boot SPL */
67#ifdef CONFIG_SD_BOOT
68#define CONFIG_SPL_FRAMEWORK
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080069#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080070
71#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta70f96612017-04-17 18:07:17 +053072#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080073#define CONFIG_SPL_STACK 0x1001e000
74#define CONFIG_SPL_PAD_TO 0x1d000
75
York Sun23af4842017-09-28 08:42:16 -070076#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
77 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080078#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070079#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080080#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053081
82#ifdef CONFIG_SECURE_BOOT
83#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
84/*
85 * HDR would be appended at end of image and copied to DDR along
86 * with U-Boot image. Here u-boot max. size is 512K. So if binary
87 * size increases then increase this size in case of secure boot as
88 * it uses raw u-boot image instead of fit image.
89 */
90#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
91#else
92#define CONFIG_SYS_MONITOR_LEN 0x100000
93#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080094#endif
95
Gong Qianyu3ad44722015-10-26 19:47:53 +080096/* NAND SPL */
97#ifdef CONFIG_NAND_BOOT
98#define CONFIG_SPL_PBL_PAD
99#define CONFIG_SPL_FRAMEWORK
Gong Qianyu3ad44722015-10-26 19:47:53 +0800100#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu3ad44722015-10-26 19:47:53 +0800101#define CONFIG_SPL_TEXT_BASE 0x10000000
102#define CONFIG_SPL_MAX_SIZE 0x1a000
103#define CONFIG_SPL_STACK 0x1001d000
104#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
105#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
106#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
107#define CONFIG_SPL_BSS_START_ADDR 0x80100000
108#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
109#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530110
111#ifdef CONFIG_SECURE_BOOT
112#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
113#endif /* ifdef CONFIG_SECURE_BOOT */
114
115#ifdef CONFIG_U_BOOT_HDR_SIZE
116/*
117 * HDR would be appended at end of image and copied to DDR along
118 * with U-Boot image. Here u-boot max. size is 512K. So if binary
119 * size increases then increase this size in case of secure boot as
120 * it uses raw u-boot image instead of fit image.
121 */
122#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
123#else
124#define CONFIG_SYS_MONITOR_LEN 0x100000
125#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
126
Gong Qianyu3ad44722015-10-26 19:47:53 +0800127#endif
128
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800129/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530130#ifndef SPL_NO_IFC
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800131#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800132#define CONFIG_FSL_IFC
133/*
134 * CONFIG_SYS_FLASH_BASE has the final address (core view)
135 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
136 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
137 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
138 */
139#define CONFIG_SYS_FLASH_BASE 0x60000000
140#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
141#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
142
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900143#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800144#define CONFIG_FLASH_CFI_DRIVER
145#define CONFIG_SYS_FLASH_CFI
146#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147#define CONFIG_SYS_FLASH_QUIET_TEST
148#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
149#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800150#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530151#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800152
153/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800154#define CONFIG_SYS_I2C
155#define CONFIG_SYS_I2C_MXC
156#define CONFIG_SYS_I2C_MXC_I2C1
157#define CONFIG_SYS_I2C_MXC_I2C2
158#define CONFIG_SYS_I2C_MXC_I2C3
159#define CONFIG_SYS_I2C_MXC_I2C4
160
161/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530162#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800163#define CONFIG_PCIE1 /* PCIE controller 1 */
164#define CONFIG_PCIE2 /* PCIE controller 2 */
165#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800166
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800167#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800168#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800169#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530170#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800171
172/* Command line configuration */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800173
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800174/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530175#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800176#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800177#define CONFIG_FSL_ESDHC
178#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800179#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530180#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800181
Gong Qianyue0579a52016-01-25 15:16:05 +0800182/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530183#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800184#define CONFIG_FSL_DSPI
185#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800186#define CONFIG_DM_SPI_FLASH
187#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
188#define CONFIG_SPI_FLASH_SST /* cs1 */
189#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800190#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyue0579a52016-01-25 15:16:05 +0800191#define CONFIG_SF_DEFAULT_BUS 1
192#define CONFIG_SF_DEFAULT_CS 0
193#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800194#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530195#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800196
Shaohui Xiee8297342015-10-26 19:47:54 +0800197/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530198#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800199#define CONFIG_SYS_DPAA_FMAN
200#ifdef CONFIG_SYS_DPAA_FMAN
201#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
202
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800203#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800204/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800205#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wanga9a5cef2017-05-16 10:45:58 +0800206#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800207#elif defined(CONFIG_SD_BOOT)
208/*
209 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
210 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800211 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800212 */
213#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wanga9a5cef2017-05-16 10:45:58 +0800214#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800215#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong2a555832016-04-01 17:52:53 +0800216#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800217#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wanga9a5cef2017-05-16 10:45:58 +0800218#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800219#define CONFIG_ENV_SPI_BUS 0
220#define CONFIG_ENV_SPI_CS 0
221#define CONFIG_ENV_SPI_MAX_HZ 1000000
222#define CONFIG_ENV_SPI_MODE 0x03
223#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800224#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
225/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800226#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800227#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800228#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800229#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
230#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
231#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530232#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800233
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800234/* Miscellaneous configurable options */
235#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800236
237#define CONFIG_HWCONFIG
238#define HWCONFIG_BUFFER_SIZE 128
239
Sumit Garg4139b172017-03-30 09:52:38 +0530240#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800241#include <config_distro_defaults.h>
242#ifndef CONFIG_SPL_BUILD
243#define BOOT_TARGET_DEVICES(func) \
244 func(MMC, mmc, 0) \
245 func(USB, usb, 0)
246#include <config_distro_bootcmd.h>
247#endif
248
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800249/* Initial environment variables */
250#define CONFIG_EXTRA_ENV_SETTINGS \
251 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800252 "fdt_high=0xffffffffffffffff\0" \
253 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800254 "fdt_addr=0x64f00000\0" \
255 "kernel_addr=0x65000000\0" \
256 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530257 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800258 "fdtheader_addr_r=0x80100000\0" \
259 "kernelheader_addr_r=0x80200000\0" \
260 "kernel_addr_r=0x81000000\0" \
261 "fdt_addr_r=0x90000000\0" \
262 "load_addr=0xa0000000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800263 "kernel_size=0x2800000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800264 "kernel_addr_sd=0x8000\0" \
265 "kernel_size_sd=0x14000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800266 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700267 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400268 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800269 BOOTENV \
270 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530271 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800272 "scan_dev_for_boot_part=" \
273 "part list ${devtype} ${devnum} devplist; " \
274 "env exists devplist || setenv devplist 1; " \
275 "for distro_bootpart in ${devplist}; do " \
276 "if fstype ${devtype} " \
277 "${devnum}:${distro_bootpart} " \
278 "bootfstype; then " \
279 "run scan_dev_for_boot; " \
280 "fi; " \
281 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530282 "scan_dev_for_boot=" \
283 "echo Scanning ${devtype} " \
284 "${devnum}:${distro_bootpart}...; " \
285 "for prefix in ${boot_prefixes}; do " \
286 "run scan_dev_for_scripts; " \
287 "done;\0" \
288 "boot_a_script=" \
289 "load ${devtype} ${devnum}:${distro_bootpart} " \
290 "${scriptaddr} ${prefix}${script}; " \
291 "env exists secureboot && load ${devtype} " \
292 "${devnum}:${distro_bootpart} " \
293 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
294 "&& esbc_validate ${scripthdraddr};" \
295 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800296 "qspi_bootcmd=echo Trying load from qspi..;" \
297 "sf probe && sf read $load_addr " \
298 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
299 "nor_bootcmd=echo Trying load from nor..;" \
300 "cp.b $kernel_addr $load_addr " \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800301 "$kernel_size && bootm $load_addr#$board\0" \
302 "sd_bootcmd=echo Trying load from SD ..;" \
303 "mmcinfo; mmc read $load_addr " \
304 "$kernel_addr_sd $kernel_size_sd && " \
305 "bootm $load_addr#$board\0"
306
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800307
308#undef CONFIG_BOOTCOMMAND
309#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530310#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
311 "&& esbc_halt; run qspi_bootcmd;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800312#elif defined(CONFIG_SD_BOOT)
313#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
314 "&& esbc_halt; run sd_bootcmd;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800315#else
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530316#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
317 "&& esbc_halt; run nor_bootcmd;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800318#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530319#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800320
321/* Monitor Command Prompt */
322#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800323#define CONFIG_SYS_LONGHELP
Sumit Garg4139b172017-03-30 09:52:38 +0530324
325#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800326#ifndef CONFIG_CMDLINE_EDITING
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800327#define CONFIG_CMDLINE_EDITING 1
Sumit Garg4139b172017-03-30 09:52:38 +0530328#endif
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800329#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530330
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800331#define CONFIG_AUTO_COMPLETE
332#define CONFIG_SYS_MAXARGS 64 /* max command args */
333
334#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
335
Simon Glass457e51c2017-05-17 08:23:10 -0600336#include <asm/arch/soc.h>
337
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800338#endif /* __LS1043A_COMMON_H */