blob: 171d06f3175c66b6c4bd5404e229c965f1bc1c8e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +03002/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +03007 */
8
9#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060011#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass691d7192020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030014#include <malloc.h>
Nobuhiro Iwamatsu3cfab102014-12-09 16:20:04 +090015#include <dm.h>
16#include <dm/platform_data/serial_sh.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060017#include <env_internal.h>
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060021#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060022#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090023#include <linux/errno.h>
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030024#include <asm/arch/sys_proto.h>
25#include <asm/gpio.h>
26#include <asm/arch/rmobile.h>
27#include <asm/arch/rcar-mstp.h>
28#include <asm/arch/mmc.h>
Vladimir Barinov275ec282015-02-24 18:55:46 +020029#include <asm/arch/sh_sdhi.h>
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030030#include <netdev.h>
31#include <miiphy.h>
32#include <i2c.h>
33#include <div64.h>
34#include "qos.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030038void s_init(void)
39{
40 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
41 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
42
43 /* Watchdog init */
44 writel(0xA5A5A500, &rwdt->rwtcsra);
45 writel(0xA5A5A500, &swdt->swtcsra);
46
47 /* QoS */
48 qos_init();
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030049}
50
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020051#define TMU0_MSTP125 BIT(25)
52#define MMC0_MSTP315 BIT(15)
Vladimir Barinov275ec282015-02-24 18:55:46 +020053
54#define SD1CKCR 0xE6150078
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020055#define SD_97500KHZ 0x7
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030056
57int board_early_init_f(void)
58{
59 /* TMU */
60 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
61
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020062 /* Set SD1 to the 97.5MHz */
63 writel(SD_97500KHZ, SD1CKCR);
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030064
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030065 return 0;
66}
67
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020068#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
69
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030070int board_init(void)
71{
72 /* adress of boot parameters */
73 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
74
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020075 /* Force ethernet PHY out of reset */
76 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
77 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030078 mdelay(20);
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020079 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030080 udelay(1);
81
82 return 0;
83}
84
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +030085int dram_init(void)
86{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +053087 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutf7aa3cd2018-04-21 16:19:56 +020088 return -EINVAL;
89
90 return 0;
91}
92
93int dram_init_banksize(void)
94{
95 fdtdec_setup_memory_banksize();
96
97 return 0;
98}
99
100/* porter has KSZ8041RNLI */
101#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100102#define PHY_LED_MODE 0xC000
Marek Vasutf7aa3cd2018-04-21 16:19:56 +0200103#define PHY_LED_MODE_ACK 0x4000
104int board_phy_config(struct phy_device *phydev)
105{
106 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
107 ret &= ~PHY_LED_MODE;
108 ret |= PHY_LED_MODE_ACK;
109 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +0300110
111 return 0;
112}
113
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +0300114void reset_cpu(ulong addr)
115{
Marek Vasutf7aa3cd2018-04-21 16:19:56 +0200116 struct udevice *dev;
117 const u8 pmic_bus = 1;
Marek Vasutfe537802018-04-22 04:44:05 +0200118 const u8 pmic_addr = 0x5a;
Marek Vasutf7aa3cd2018-04-21 16:19:56 +0200119 u8 data;
120 int ret;
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +0300121
Marek Vasutf7aa3cd2018-04-21 16:19:56 +0200122 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
123 if (ret)
124 hang();
125
126 ret = dm_i2c_read(dev, 0x13, &data, 1);
127 if (ret)
128 hang();
129
130 data |= BIT(1);
131
132 ret = dm_i2c_write(dev, 0x13, &data, 1);
133 if (ret)
134 hang();
Vladimir Barinov3b7f0e12015-01-12 19:17:07 +0300135}
Nobuhiro Iwamatsu3cfab102014-12-09 16:20:04 +0900136
Marek Vasutf7aa3cd2018-04-21 16:19:56 +0200137enum env_location env_get_location(enum env_operation op, int prio)
138{
139 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu3cfab102014-12-09 16:20:04 +0900140
Marek Vasutf7aa3cd2018-04-21 16:19:56 +0200141 /* Block environment access if loaded using JTAG */
142 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
143 (op != ENVOP_INIT))
144 return ENVL_UNKNOWN;
145
146 if (prio)
147 return ENVL_UNKNOWN;
148
149 return ENVL_SPI_FLASH;
150}