Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/koelsch/koelsch.c |
| 4 | * |
| 5 | * Copyright (C) 2013 Renesas Electronics Corporation |
| 6 | * |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | 9a3b4ce | 2019-12-28 10:45:01 -0700 | [diff] [blame^] | 10 | #include <cpu_func.h> |
Simon Glass | 7b51b57 | 2019-08-01 09:46:52 -0600 | [diff] [blame] | 11 | #include <env.h> |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 12 | #include <malloc.h> |
Nobuhiro Iwamatsu | 0bf51cb | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 13 | #include <dm.h> |
| 14 | #include <dm/platform_data/serial_sh.h> |
Simon Glass | f3998fd | 2019-08-02 09:44:25 -0600 | [diff] [blame] | 15 | #include <env_internal.h> |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 16 | #include <asm/processor.h> |
| 17 | #include <asm/mach-types.h> |
| 18 | #include <asm/io.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 19 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 20 | #include <asm/arch/sys_proto.h> |
| 21 | #include <asm/gpio.h> |
| 22 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | 44e1eeb | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 23 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | 11e3291 | 2014-11-12 13:03:54 +0900 | [diff] [blame] | 24 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | 90362c0 | 2013-10-20 20:37:17 +0900 | [diff] [blame] | 25 | #include <netdev.h> |
| 26 | #include <miiphy.h> |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 27 | #include <i2c.h> |
Nobuhiro Iwamatsu | ccde677 | 2014-03-31 11:52:51 +0900 | [diff] [blame] | 28 | #include <div64.h> |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 29 | #include "qos.h" |
| 30 | |
| 31 | DECLARE_GLOBAL_DATA_PTR; |
| 32 | |
Nobuhiro Iwamatsu | ccde677 | 2014-03-31 11:52:51 +0900 | [diff] [blame] | 33 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 34 | void s_init(void) |
| 35 | { |
Nobuhiro Iwamatsu | ec9b386 | 2014-03-27 16:18:08 +0900 | [diff] [blame] | 36 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 37 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
Nobuhiro Iwamatsu | ccde677 | 2014-03-31 11:52:51 +0900 | [diff] [blame] | 38 | u32 stc; |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 39 | |
| 40 | /* Watchdog init */ |
| 41 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 42 | writel(0xA5A5A500, &swdt->swtcsra); |
| 43 | |
Nobuhiro Iwamatsu | ccde677 | 2014-03-31 11:52:51 +0900 | [diff] [blame] | 44 | /* CPU frequency setting. Set to 1.5GHz */ |
| 45 | stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT; |
| 46 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
| 47 | |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 48 | /* QoS */ |
| 49 | qos_init(); |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 50 | } |
| 51 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 52 | #define TMU0_MSTP125 BIT(25) |
Nobuhiro Iwamatsu | 11e3291 | 2014-11-12 13:03:54 +0900 | [diff] [blame] | 53 | |
| 54 | #define SD1CKCR 0xE6150078 |
| 55 | #define SD2CKCR 0xE615026C |
| 56 | #define SD_97500KHZ 0x7 |
| 57 | |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 58 | int board_early_init_f(void) |
| 59 | { |
| 60 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
| 61 | |
Nobuhiro Iwamatsu | 11e3291 | 2014-11-12 13:03:54 +0900 | [diff] [blame] | 62 | /* |
| 63 | * SD0 clock is set to 97.5MHz by default. |
| 64 | * Set SD1 and SD2 to the 97.5MHz as well. |
| 65 | */ |
| 66 | writel(SD_97500KHZ, SD1CKCR); |
| 67 | writel(SD_97500KHZ, SD2CKCR); |
| 68 | |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 69 | return 0; |
| 70 | } |
| 71 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 72 | #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */ |
| 73 | |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 74 | int board_init(void) |
| 75 | { |
| 76 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | 956556f | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 77 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 78 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 79 | /* Force ethernet PHY out of reset */ |
| 80 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 81 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 82 | mdelay(10); |
| 83 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | 90362c0 | 2013-10-20 20:37:17 +0900 | [diff] [blame] | 84 | |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 85 | return 0; |
| 86 | } |
| 87 | |
| 88 | int dram_init(void) |
| 89 | { |
Siva Durga Prasad Paladugu | 12308b1 | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 90 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 91 | return -EINVAL; |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 92 | |
| 93 | return 0; |
| 94 | } |
| 95 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 96 | int dram_init_banksize(void) |
| 97 | { |
| 98 | fdtdec_setup_memory_banksize(); |
| 99 | |
| 100 | return 0; |
| 101 | } |
| 102 | |
| 103 | /* Koelsch has KSZ8041NL/RNL */ |
| 104 | #define PHY_CONTROL1 0x1E |
Marek Vasut | 4bbd464 | 2019-03-30 07:05:09 +0100 | [diff] [blame] | 105 | #define PHY_LED_MODE 0xC000 |
Nobuhiro Iwamatsu | 90362c0 | 2013-10-20 20:37:17 +0900 | [diff] [blame] | 106 | #define PHY_LED_MODE_ACK 0x4000 |
| 107 | int board_phy_config(struct phy_device *phydev) |
| 108 | { |
| 109 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 110 | ret &= ~PHY_LED_MODE; |
| 111 | ret |= PHY_LED_MODE_ACK; |
| 112 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
| 113 | |
| 114 | return 0; |
| 115 | } |
| 116 | |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 117 | void reset_cpu(ulong addr) |
| 118 | { |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 119 | struct udevice *dev; |
| 120 | const u8 pmic_bus = 6; |
| 121 | const u8 pmic_addr = 0x58; |
| 122 | u8 data; |
| 123 | int ret; |
Nobuhiro Iwamatsu | b8f383b | 2013-10-10 10:48:20 +0900 | [diff] [blame] | 124 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 125 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 126 | if (ret) |
| 127 | hang(); |
| 128 | |
| 129 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 130 | if (ret) |
| 131 | hang(); |
| 132 | |
| 133 | data |= BIT(1); |
| 134 | |
| 135 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 136 | if (ret) |
| 137 | hang(); |
Nobuhiro Iwamatsu | 1251e49 | 2013-11-21 17:07:46 +0900 | [diff] [blame] | 138 | } |
Nobuhiro Iwamatsu | 0bf51cb | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 139 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 140 | enum env_location env_get_location(enum env_operation op, int prio) |
| 141 | { |
| 142 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | 0bf51cb | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 143 | |
Marek Vasut | 7d0299c | 2018-04-17 14:13:11 +0200 | [diff] [blame] | 144 | /* Block environment access if loaded using JTAG */ |
| 145 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 146 | (op != ENVOP_INIT)) |
| 147 | return ENVL_UNKNOWN; |
| 148 | |
| 149 | if (prio) |
| 150 | return ENVL_UNKNOWN; |
| 151 | |
| 152 | return ENVL_SPI_FLASH; |
| 153 | } |