blob: d6b388feade0cc6665691824638f1fc6cf61df6e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060012#include <env.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060013#include <env_internal.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090014#include <malloc.h>
15#include <netdev.h>
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +090016#include <dm.h>
17#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090021#include <linux/errno.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090022#include <asm/arch/sys_proto.h>
23#include <asm/gpio.h>
24#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090025#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090026#include <asm/arch/mmc.h>
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090027#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090028#include <miiphy.h>
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +090029#include <i2c.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090030#include <mmc.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090031#include "qos.h"
32
33DECLARE_GLOBAL_DATA_PTR;
34
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090035#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090036void s_init(void)
37{
Nobuhiro Iwamatsudc535e12014-03-27 16:18:19 +090038 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
39 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090040
41 /* Watchdog init */
42 writel(0xA5A5A500, &rwdt->rwtcsra);
43 writel(0xA5A5A500, &swdt->swtcsra);
44
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090045 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090046 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090047 u32 stat = 0;
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090048 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
49 << PLL0_STC_BIT;
50 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090051
52 do {
53 stat = readl(PLLECR) & PLL0ST;
54 } while (stat == 0x0);
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090055 }
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090056
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090057 /* QoS(Quality-of-Service) Init */
58 qos_init();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090059}
60
Marek Vasute6027e62018-04-23 20:24:06 +020061#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090062
Marek Vasute6027e62018-04-23 20:24:06 +020063#define SD1CKCR 0xE6150078
64#define SD2CKCR 0xE615026C
65#define SD_97500KHZ 0x7
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090066
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090067int board_early_init_f(void)
68{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090069 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090070
71 /*
72 * SD0 clock is set to 97.5MHz by default.
Marek Vasute6027e62018-04-23 20:24:06 +020073 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090074 */
Marek Vasute6027e62018-04-23 20:24:06 +020075 writel(SD_97500KHZ, SD1CKCR);
76 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090077
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090078 return 0;
79}
80
Marek Vasute6027e62018-04-23 20:24:06 +020081#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
82
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090083int board_init(void)
84{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090085 /* adress of boot parameters */
Nobuhiro Iwamatsueeb266a2014-11-10 13:58:50 +090086 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090087
Marek Vasute6027e62018-04-23 20:24:06 +020088 /* Force ethernet PHY out of reset */
89 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
90 gpio_direction_output(ETHERNET_PHY_RESET, 0);
91 mdelay(10);
92 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090093
94 return 0;
95}
96
Marek Vasute6027e62018-04-23 20:24:06 +020097int dram_init(void)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090098{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +053099 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasute6027e62018-04-23 20:24:06 +0200100 return -EINVAL;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900101
Marek Vasute6027e62018-04-23 20:24:06 +0200102 return 0;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900103}
104
Marek Vasute6027e62018-04-23 20:24:06 +0200105int dram_init_banksize(void)
106{
107 fdtdec_setup_memory_banksize();
108
109 return 0;
110}
111
112/* KSZ8041NL/RNL */
113#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100114#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900115#define PHY_LED_MODE_ACK 0x4000
116int board_phy_config(struct phy_device *phydev)
117{
118 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
119 ret &= ~PHY_LED_MODE;
120 ret |= PHY_LED_MODE_ACK;
121 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
122
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900123 return 0;
124}
125
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900126void reset_cpu(ulong addr)
127{
Marek Vasute6027e62018-04-23 20:24:06 +0200128 struct udevice *dev;
129 const u8 pmic_bus = 2;
130 const u8 pmic_addr = 0x58;
131 u8 data;
132 int ret;
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +0900133
Marek Vasute6027e62018-04-23 20:24:06 +0200134 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
135 if (ret)
136 hang();
137
138 ret = dm_i2c_read(dev, 0x13, &data, 1);
139 if (ret)
140 hang();
141
142 data |= BIT(1);
143
144 ret = dm_i2c_write(dev, 0x13, &data, 1);
145 if (ret)
146 hang();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900147}
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900148
Marek Vasute6027e62018-04-23 20:24:06 +0200149enum env_location env_get_location(enum env_operation op, int prio)
150{
151 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900152
Marek Vasute6027e62018-04-23 20:24:06 +0200153 /* Block environment access if loaded using JTAG */
154 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
155 (op != ENVOP_INIT))
156 return ENVL_UNKNOWN;
157
158 if (prio)
159 return ENVL_UNKNOWN;
160
161 return ENVL_SPI_FLASH;
162}