blob: 0b7065b715d5d896165a283107de1830ede8092f [file] [log] [blame]
Stelian Pop8e429b32008-05-08 18:52:23 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
Stelian Pop56a24792008-05-08 14:52:31 +020026#include <asm/sizes.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020027#include <asm/arch/at91sam9263.h>
28#include <asm/arch/at91sam9263_matrix.h>
29#include <asm/arch/at91sam9_smc.h>
Jean-Christophe PLAGNIOL-VILLARD1332a2a2009-03-21 21:07:59 +010030#include <asm/arch/at91_common.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020031#include <asm/arch/at91_pmc.h>
32#include <asm/arch/at91_rstc.h>
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020033#include <asm/arch/clk.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020034#include <asm/arch/gpio.h>
35#include <asm/arch/io.h>
Ben Warren3ae071e2008-08-12 22:11:53 -070036#include <asm/arch/hardware.h>
Stelian Pop56a24792008-05-08 14:52:31 +020037#include <lcd.h>
38#include <atmel_lcdc.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020039#if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
40#include <net.h>
41#endif
Ben Warren3ae071e2008-08-12 22:11:53 -070042#include <netdev.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020043
44DECLARE_GLOBAL_DATA_PTR;
45
46/* ------------------------------------------------------------------------- */
47/*
48 * Miscelaneous platform dependent initialisations
49 */
50
Stelian Pop8e429b32008-05-08 18:52:23 +020051#ifdef CONFIG_CMD_NAND
52static void at91sam9263ek_nand_hw_init(void)
53{
54 unsigned long csa;
55
56 /* Enable CS3 */
57 csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
58 at91_sys_write(AT91_MATRIX_EBI0CSA,
59 csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
60
61 /* Configure SMC CS3 for NAND/SmartMedia */
62 at91_sys_write(AT91_SMC_SETUP(3),
Patrice Vilchezd3bcdf82008-05-27 11:15:29 +020063 AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
64 AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
Stelian Pop8e429b32008-05-08 18:52:23 +020065 at91_sys_write(AT91_SMC_PULSE(3),
66 AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
67 AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
68 at91_sys_write(AT91_SMC_CYCLE(3),
69 AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
70 at91_sys_write(AT91_SMC_MODE(3),
71 AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
72 AT91_SMC_EXNWMODE_DISABLE |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#ifdef CONFIG_SYS_NAND_DBW_16
Stelian Pop8e429b32008-05-08 18:52:23 +020074 AT91_SMC_DBW_16 |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#else /* CONFIG_SYS_NAND_DBW_8 */
Stelian Pop8e429b32008-05-08 18:52:23 +020076 AT91_SMC_DBW_8 |
77#endif
78 AT91_SMC_TDF_(2));
79
80 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
81 1 << AT91SAM9263_ID_PIOCDE);
82
83 /* Configure RDY/BSY */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +010084 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
Stelian Pop8e429b32008-05-08 18:52:23 +020085
86 /* Enable NandFlash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +010087 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Stelian Pop8e429b32008-05-08 18:52:23 +020088}
89#endif
90
Stelian Pop8e429b32008-05-08 18:52:23 +020091#ifdef CONFIG_MACB
92static void at91sam9263ek_macb_hw_init(void)
93{
Sedji Gaouaou0aafde12009-06-24 08:32:09 +020094 unsigned long rstc;
95
Stelian Pop8e429b32008-05-08 18:52:23 +020096 /* Enable clock */
97 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
98
99 /*
100 * Disable pull-up on:
101 * RXDV (PC25) => PHY normal mode (not Test mode)
102 * ERX0 (PE25) => PHY ADDR0
103 * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
104 *
105 * PHY has internal pull-down
106 */
107 writel(pin_to_mask(AT91_PIN_PC25),
108 pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
109 writel(pin_to_mask(AT91_PIN_PE25) |
110 pin_to_mask(AT91_PIN_PE26),
111 pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
112
Sedji Gaouaou0aafde12009-06-24 08:32:09 +0200113 rstc = at91_sys_read(AT91_RSTC_MR) & AT91_RSTC_ERSTL;
114
Stelian Pop8e429b32008-05-08 18:52:23 +0200115 /* Need to reset PHY -> 500ms reset */
116 at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
Stelian Pop19bd6882008-05-22 00:15:40 +0200117 (AT91_RSTC_ERSTL & (0x0D << 8)) |
Stelian Pop8e429b32008-05-08 18:52:23 +0200118 AT91_RSTC_URSTEN);
119
120 at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
121
122 /* Wait for end hardware reset */
123 while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
124
Stelian Pop19bd6882008-05-22 00:15:40 +0200125 /* Restore NRST value */
126 at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
Sedji Gaouaou0aafde12009-06-24 08:32:09 +0200127 (rstc) |
Stelian Pop19bd6882008-05-22 00:15:40 +0200128 AT91_RSTC_URSTEN);
129
Stelian Pop8e429b32008-05-08 18:52:23 +0200130 /* Re-enable pull-up */
131 writel(pin_to_mask(AT91_PIN_PC25),
132 pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
133 writel(pin_to_mask(AT91_PIN_PE25) |
134 pin_to_mask(AT91_PIN_PE26),
135 pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
136
Jean-Christophe PLAGNIOL-VILLARDe2c04762009-03-21 21:08:00 +0100137 at91_macb_hw_init();
Stelian Pop8e429b32008-05-08 18:52:23 +0200138}
139#endif
140
Stelian Pop56a24792008-05-08 14:52:31 +0200141#ifdef CONFIG_LCD
142vidinfo_t panel_info = {
143 vl_col: 240,
144 vl_row: 320,
145 vl_clk: 4965000,
146 vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
147 ATMEL_LCDC_INVFRAME_INVERTED,
148 vl_bpix: 3,
149 vl_tft: 1,
150 vl_hsync_len: 5,
151 vl_left_margin: 1,
152 vl_right_margin:33,
153 vl_vsync_len: 1,
154 vl_upper_margin:1,
155 vl_lower_margin:0,
156 mmio: AT91SAM9263_LCDC_BASE,
157};
158
159void lcd_enable(void)
160{
161 at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
162}
163
164void lcd_disable(void)
165{
166 at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
167}
168
169static void at91sam9263ek_lcd_hw_init(void)
170{
171 at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
172 at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
173 at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
174 at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
175 at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
176 at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
177 at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
178 at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
179 at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
180 at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
181 at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
182 at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
183 at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
184 at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
185 at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
186 at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
187 at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
188 at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
189 at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
190 at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
191 at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
192 at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
193
194 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
195
196 gd->fb_base = AT91SAM9263_SRAM0_BASE;
197}
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200198
199#ifdef CONFIG_LCD_INFO
200#include <nand.h>
201#include <version.h>
202
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200203#ifndef CONFIG_SYS_NO_FLASH
204extern flash_info_t flash_info[];
205#endif
206
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200207void lcd_show_board_info(void)
208{
209 ulong dram_size, nand_size;
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200210#ifndef CONFIG_SYS_NO_FLASH
211 ulong flash_size;
212#endif
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200213 int i;
214 char temp[32];
215
216 lcd_printf ("%s\n", U_BOOT_VERSION);
217 lcd_printf ("(C) 2008 ATMEL Corp\n");
218 lcd_printf ("at91support@atmel.com\n");
219 lcd_printf ("%s CPU at %s MHz\n",
220 AT91_CPU_NAME,
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200221 strmhz(temp, get_cpu_clk_rate()));
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200222
223 dram_size = 0;
224 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
225 dram_size += gd->bd->bi_dram[i].size;
226 nand_size = 0;
227 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
228 nand_size += nand_info[i].size;
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200229#ifndef CONFIG_SYS_NO_FLASH
230 flash_size = 0;
231 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
232 flash_size += flash_info[i].size;
233#endif
234 lcd_printf (" %ld MB SDRAM, %ld MB NAND",
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200235 dram_size >> 20,
236 nand_size >> 20 );
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200237#ifndef CONFIG_SYS_NO_FLASH
238 lcd_printf (",\n %ld MB NOR",
239 flash_size >> 20);
240#endif
241 lcd_puts ("\n");
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200242}
243#endif /* CONFIG_LCD_INFO */
Stelian Pop56a24792008-05-08 14:52:31 +0200244#endif
245
Stelian Pop8e429b32008-05-08 18:52:23 +0200246int board_init(void)
247{
248 /* Enable Ctrlc */
249 console_init_f();
250
251 /* arch number of AT91SAM9263EK-Board */
252 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
253 /* adress of boot parameters */
254 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
255
Jean-Christophe PLAGNIOL-VILLARD1332a2a2009-03-21 21:07:59 +0100256 at91_serial_hw_init();
Stelian Pop8e429b32008-05-08 18:52:23 +0200257#ifdef CONFIG_CMD_NAND
258 at91sam9263ek_nand_hw_init();
259#endif
260#ifdef CONFIG_HAS_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD7ebafb72009-03-21 21:07:59 +0100261 at91_set_gpio_output(AT91_PIN_PE20, 1); /* select spi0 clock */
262 at91_spi0_hw_init(1 << 0);
Stelian Pop8e429b32008-05-08 18:52:23 +0200263#endif
264#ifdef CONFIG_MACB
265 at91sam9263ek_macb_hw_init();
266#endif
267#ifdef CONFIG_USB_OHCI_NEW
Jean-Christophe PLAGNIOL-VILLARDf3f91f82009-03-21 21:08:00 +0100268 at91_uhp_hw_init();
Stelian Pop8e429b32008-05-08 18:52:23 +0200269#endif
Stelian Pop56a24792008-05-08 14:52:31 +0200270#ifdef CONFIG_LCD
271 at91sam9263ek_lcd_hw_init();
272#endif
Stelian Pop8e429b32008-05-08 18:52:23 +0200273 return 0;
274}
275
276int dram_init(void)
277{
278 gd->bd->bi_dram[0].start = PHYS_SDRAM;
279 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
280 return 0;
281}
282
283#ifdef CONFIG_RESET_PHY_R
284void reset_phy(void)
285{
286#ifdef CONFIG_MACB
287 /*
288 * Initialize ethernet HW addr prior to starting Linux,
289 * needed for nfsroot
290 */
291 eth_init(gd->bd);
292#endif
293}
294#endif
Ben Warren3ae071e2008-08-12 22:11:53 -0700295
296int board_eth_init(bd_t *bis)
297{
298 int rc = 0;
299#ifdef CONFIG_MACB
Stelian Popd8003fa2008-11-07 13:54:31 +0100300 rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);
Ben Warren3ae071e2008-08-12 22:11:53 -0700301#endif
302 return rc;
303}