blob: 09ba2b933d64571d492f757a291ab19132655ea2 [file] [log] [blame]
Stefan Roeseb765ffb2007-06-15 08:18:01 +02001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21#include <common.h>
Stefan Roesec25dd8f2007-08-23 11:02:37 +020022#include <command.h>
Stefan Roeseb765ffb2007-06-15 08:18:01 +020023#include <ppc440.h>
Stefan Roese04e6c382007-07-04 10:06:30 +020024#include <asm/processor.h>
Stefan Roeseb765ffb2007-06-15 08:18:01 +020025#include <asm/gpio.h>
Stefan Roese04e6c382007-07-04 10:06:30 +020026#include <asm/io.h>
Stefan Roeseb765ffb2007-06-15 08:18:01 +020027
28DECLARE_GLOBAL_DATA_PTR;
29
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020031
Stefan Roese3ad63872007-08-21 16:27:57 +020032ulong flash_get_size(ulong base, int banknum);
33int misc_init_r_kbd(void);
Stefan Roeseb765ffb2007-06-15 08:18:01 +020034
35int board_early_init_f(void)
36{
37 u32 sdr0_pfc1, sdr0_pfc2;
38 u32 reg;
39
Wolfgang Denk83b4cfa2007-06-20 18:14:24 +020040 /* PLB Write pipelining disabled. Denali Core workaround */
Stefan Roesed1c3b272009-09-09 16:25:29 +020041 mtdcr(PLB0_ACR, 0xDE000000);
42 mtdcr(PLB1_ACR, 0xDE000000);
Stefan Roeseb765ffb2007-06-15 08:18:01 +020043
44 /*--------------------------------------------------------------------
45 * Setup the interrupt controller polarities, triggers, etc.
46 *-------------------------------------------------------------------*/
Stefan Roese952e7762009-09-24 09:55:50 +020047 mtdcr(UIC0SR, 0xffffffff); /* clear all. if write with 1 then the status is cleared */
48 mtdcr(UIC0ER, 0x00000000); /* disable all */
49 mtdcr(UIC0CR, 0x00000000); /* we have not critical interrupts at the moment */
50 mtdcr(UIC0PR, 0xFFBFF1EF); /* Adjustment of the polarity */
51 mtdcr(UIC0TR, 0x00000900); /* per ref-board manual */
52 mtdcr(UIC0VR, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
53 mtdcr(UIC0SR, 0xffffffff); /* clear all */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020054
Stefan Roese952e7762009-09-24 09:55:50 +020055 mtdcr(UIC1SR, 0xffffffff); /* clear all */
56 mtdcr(UIC1ER, 0x00000000); /* disable all */
57 mtdcr(UIC1CR, 0x00000000); /* all non-critical */
58 mtdcr(UIC1PR, 0xFFFFC6A5); /* Adjustment of the polarity */
59 mtdcr(UIC1TR, 0x60000040); /* per ref-board manual */
60 mtdcr(UIC1VR, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
61 mtdcr(UIC1SR, 0xffffffff); /* clear all */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020062
Stefan Roese952e7762009-09-24 09:55:50 +020063 mtdcr(UIC2SR, 0xffffffff); /* clear all */
64 mtdcr(UIC2ER, 0x00000000); /* disable all */
65 mtdcr(UIC2CR, 0x00000000); /* all non-critical */
66 mtdcr(UIC2PR, 0x27C00000); /* Adjustment of the polarity */
67 mtdcr(UIC2TR, 0x3C000000); /* per ref-board manual */
68 mtdcr(UIC2VR, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
69 mtdcr(UIC2SR, 0xffffffff); /* clear all */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020070
71 /* Trace Pins are disabled. SDR0_PFC0 Register */
72 mtsdr(SDR0_PFC0, 0x0);
73
74 /* select Ethernet pins */
75 mfsdr(SDR0_PFC1, sdr0_pfc1);
76 /* SMII via ZMII */
77 sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |
78 SDR0_PFC1_SELECT_CONFIG_6;
79 mfsdr(SDR0_PFC2, sdr0_pfc2);
80 sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |
81 SDR0_PFC2_SELECT_CONFIG_6;
82
83 /* enable SPI (SCP) */
84 sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_SCP_SEL;
85
86 mtsdr(SDR0_PFC2, sdr0_pfc2);
87 mtsdr(SDR0_PFC1, sdr0_pfc1);
88
89 mtsdr(SDR0_PFC4, 0x80000000);
90
91 /* PCI arbiter disabled */
Wolfgang Denk83b4cfa2007-06-20 18:14:24 +020092 /* PCI Host Configuration disbaled */
Stefan Roesed1c3b272009-09-09 16:25:29 +020093 mfsdr(SDR0_PCI0, reg);
Wolfgang Denk83b4cfa2007-06-20 18:14:24 +020094 reg = 0;
Stefan Roesed1c3b272009-09-09 16:25:29 +020095 mtsdr(SDR0_PCI0, 0x00000000 | reg);
Stefan Roeseb765ffb2007-06-15 08:18:01 +020096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097 gpio_write_bit(CONFIG_SYS_GPIO_FLASH_WP, 1);
Stefan Roeseb765ffb2007-06-15 08:18:01 +020098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#if CONFIG_POST & CONFIG_SYS_POST_BSPEC1
100 gpio_write_bit(CONFIG_SYS_GPIO_HIGHSIDE, 1);
Yuri Tikhonov65b20dc2008-02-04 14:10:42 +0100101
102 reg = 0; /* reuse as counter */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103 out_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR,
104 in_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR)
105 & ~CONFIG_SYS_DSPIC_TEST_MASK);
106 while (!gpio_read_in_bit(CONFIG_SYS_GPIO_DSPIC_READY) && reg++ < 1000) {
Yuri Tikhonov65b20dc2008-02-04 14:10:42 +0100107 udelay(1000);
108 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109 gpio_write_bit(CONFIG_SYS_GPIO_HIGHSIDE, 0);
110 if (gpio_read_in_bit(CONFIG_SYS_GPIO_DSPIC_READY)) {
Yuri Tikhonov65b20dc2008-02-04 14:10:42 +0100111 /* set "boot error" flag */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112 out_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR,
113 in_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR) |
114 CONFIG_SYS_DSPIC_TEST_MASK);
Yuri Tikhonov65b20dc2008-02-04 14:10:42 +0100115 }
116#endif
117
Stefan Roese54fd6c92007-11-13 08:18:20 +0100118 /*
119 * Reset PHY's:
120 * The PHY's need a 2nd reset pulse, since the MDIO address is latched
121 * upon reset, and with the first reset upon powerup, the addresses are
122 * not latched reliable, since the IRQ line is multiplexed with an
123 * MDIO address. A 2nd reset at this time will make sure, that the
124 * correct address is latched.
125 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126 gpio_write_bit(CONFIG_SYS_GPIO_PHY0_RST, 1);
127 gpio_write_bit(CONFIG_SYS_GPIO_PHY1_RST, 1);
Stefan Roese54fd6c92007-11-13 08:18:20 +0100128 udelay(1000);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129 gpio_write_bit(CONFIG_SYS_GPIO_PHY0_RST, 0);
130 gpio_write_bit(CONFIG_SYS_GPIO_PHY1_RST, 0);
Stefan Roese54fd6c92007-11-13 08:18:20 +0100131 udelay(1000);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132 gpio_write_bit(CONFIG_SYS_GPIO_PHY0_RST, 1);
133 gpio_write_bit(CONFIG_SYS_GPIO_PHY1_RST, 1);
Stefan Roese54fd6c92007-11-13 08:18:20 +0100134
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200135 return 0;
136}
137
138/*---------------------------------------------------------------------------+
139 | misc_init_r.
140 +---------------------------------------------------------------------------*/
141int misc_init_r(void)
142{
143 u32 pbcr;
144 int size_val = 0;
145 u32 reg;
146 unsigned long usb2d0cr = 0;
147 unsigned long usb2phy0cr, usb2h0cr = 0;
148 unsigned long sdr0_pfc1;
149
150 /*
151 * FLASH stuff...
152 */
153
154 /* Re-do sizing to get full correct info */
155
156 /* adjust flash start and offset */
157 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
158 gd->bd->bi_flashoffset = 0;
159
Stefan Roesed1c3b272009-09-09 16:25:29 +0200160 mfebc(PB0CR, pbcr);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200161 switch (gd->bd->bi_flashsize) {
162 case 1 << 20:
163 size_val = 0;
164 break;
165 case 2 << 20:
166 size_val = 1;
167 break;
168 case 4 << 20:
169 size_val = 2;
170 break;
171 case 8 << 20:
172 size_val = 3;
173 break;
174 case 16 << 20:
175 size_val = 4;
176 break;
177 case 32 << 20:
178 size_val = 5;
179 break;
180 case 64 << 20:
181 size_val = 6;
182 break;
183 case 128 << 20:
184 size_val = 7;
185 break;
186 }
187 pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
Stefan Roesed1c3b272009-09-09 16:25:29 +0200188 mtebc(PB0CR, pbcr);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200189
190 /*
191 * Re-check to get correct base address
192 */
193 flash_get_size(gd->bd->bi_flashstart, 0);
194
195 /* Monitor protection ON by default */
196 (void)flash_protect(FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197 -CONFIG_SYS_MONITOR_LEN,
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200198 0xffffffff,
Stefan Roese9f24a802007-07-24 09:52:52 +0200199 &flash_info[1]);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200200
201 /* Env protection ON by default */
202 (void)flash_protect(FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200203 CONFIG_ENV_ADDR_REDUND,
204 CONFIG_ENV_ADDR_REDUND + 2*CONFIG_ENV_SECT_SIZE - 1,
Stefan Roese9f24a802007-07-24 09:52:52 +0200205 &flash_info[1]);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200206
207 /*
208 * USB suff...
209 */
210 /* SDR Setting */
211 mfsdr(SDR0_PFC1, sdr0_pfc1);
212 mfsdr(SDR0_USB0, usb2d0cr);
213 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
214 mfsdr(SDR0_USB2H0CR, usb2h0cr);
215
216 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
217 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
218 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
219 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ; /*1*/
220 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
221 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
222 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
223 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
224 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
225 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
226
227 /* An 8-bit/60MHz interface is the only possible alternative
228 when connecting the Device to the PHY */
229 usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
230 usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ; /*1*/
231
232 mtsdr(SDR0_PFC1, sdr0_pfc1);
233 mtsdr(SDR0_USB0, usb2d0cr);
234 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
235 mtsdr(SDR0_USB2H0CR, usb2h0cr);
236
237 /*
238 * Clear resets
239 */
240 udelay (1000);
241 mtsdr(SDR0_SRST1, 0x00000000);
242 udelay (1000);
243 mtsdr(SDR0_SRST0, 0x00000000);
244
245 printf("USB: Host(int phy) Device(ext phy)\n");
246
247 /*
248 * Clear PLB4A0_ACR[WRP]
249 * This fix will make the MAL burst disabling patch for the Linux
250 * EMAC driver obsolete.
251 */
Stefan Roesed1c3b272009-09-09 16:25:29 +0200252 reg = mfdcr(PLB4_ACR) & ~PLB4_ACR_WRP;
253 mtdcr(PLB4_ACR, reg);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200254
255 /*
Stefan Roese3ad63872007-08-21 16:27:57 +0200256 * Init matrix keyboard
257 */
258 misc_init_r_kbd();
259
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200260 return 0;
261}
262
263int checkboard(void)
264{
265 char *s = getenv("serial#");
266
267 printf("Board: lwmon5");
268
269 if (s != NULL) {
270 puts(", serial# ");
271 puts(s);
272 }
273 putc('\n');
274
275 return (0);
276}
277
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200278/*************************************************************************
279 * pci_pre_init
280 *
281 * This routine is called just prior to registering the hose and gives
282 * the board the opportunity to check things. Returning a value of zero
283 * indicates that things are bad & PCI initialization should be aborted.
284 *
285 * Different boards may wish to customize the pci controller structure
286 * (add regions, override default access routines, etc) or perform
287 * certain pre-initialization actions.
288 *
289 ************************************************************************/
Stefan Roese466fff12007-06-25 15:57:39 +0200290#if defined(CONFIG_PCI)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200291int pci_pre_init(struct pci_controller *hose)
292{
293 unsigned long addr;
294
295 /*-------------------------------------------------------------------------+
296 | Set priority for all PLB3 devices to 0.
297 | Set PLB3 arbiter to fair mode.
298 +-------------------------------------------------------------------------*/
Stefan Roesed1c3b272009-09-09 16:25:29 +0200299 mfsdr(SD0_AMP1, addr);
300 mtsdr(SD0_AMP1, (addr & 0x000000FF) | 0x0000FF00);
301 addr = mfdcr(PLB3_ACR);
302 mtdcr(PLB3_ACR, addr | 0x80000000);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200303
304 /*-------------------------------------------------------------------------+
305 | Set priority for all PLB4 devices to 0.
306 +-------------------------------------------------------------------------*/
Stefan Roesed1c3b272009-09-09 16:25:29 +0200307 mfsdr(SD0_AMP0, addr);
308 mtsdr(SD0_AMP0, (addr & 0x000000FF) | 0x0000FF00);
309 addr = mfdcr(PLB4_ACR) | 0xa0000000; /* Was 0x8---- */
310 mtdcr(PLB4_ACR, addr);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200311
312 /*-------------------------------------------------------------------------+
313 | Set Nebula PLB4 arbiter to fair mode.
314 +-------------------------------------------------------------------------*/
315 /* Segment0 */
Stefan Roesed1c3b272009-09-09 16:25:29 +0200316 addr = (mfdcr(PLB0_ACR) & ~PLB0_ACR_PPM_MASK) | PLB0_ACR_PPM_FAIR;
317 addr = (addr & ~PLB0_ACR_HBU_MASK) | PLB0_ACR_HBU_ENABLED;
318 addr = (addr & ~PLB0_ACR_RDP_MASK) | PLB0_ACR_RDP_4DEEP;
319 addr = (addr & ~PLB0_ACR_WRP_MASK) | PLB0_ACR_WRP_2DEEP;
320 mtdcr(PLB0_ACR, addr);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200321
322 /* Segment1 */
Stefan Roesed1c3b272009-09-09 16:25:29 +0200323 addr = (mfdcr(PLB1_ACR) & ~PLB1_ACR_PPM_MASK) | PLB1_ACR_PPM_FAIR;
324 addr = (addr & ~PLB1_ACR_HBU_MASK) | PLB1_ACR_HBU_ENABLED;
325 addr = (addr & ~PLB1_ACR_RDP_MASK) | PLB1_ACR_RDP_4DEEP;
326 addr = (addr & ~PLB1_ACR_WRP_MASK) | PLB1_ACR_WRP_2DEEP;
327 mtdcr(PLB1_ACR, addr);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200328
329 return 1;
330}
Stefan Roese466fff12007-06-25 15:57:39 +0200331#endif /* defined(CONFIG_PCI) */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200332
333/*************************************************************************
334 * pci_target_init
335 *
336 * The bootstrap configuration provides default settings for the pci
337 * inbound map (PIM). But the bootstrap config choices are limited and
338 * may not be sufficient for a given board.
339 *
340 ************************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200342void pci_target_init(struct pci_controller *hose)
343{
344 /*--------------------------------------------------------------------------+
345 * Set up Direct MMIO registers
346 *--------------------------------------------------------------------------*/
347 /*--------------------------------------------------------------------------+
348 | PowerPC440EPX PCI Master configuration.
349 | Map one 1Gig range of PLB/processor addresses to PCI memory space.
350 | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
351 | Use byte reversed out routines to handle endianess.
352 | Make this region non-prefetchable.
353 +--------------------------------------------------------------------------*/
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200354 out32r(PCIL0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
355 out32r(PCIL0_PMM0LA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 Local Address */
356 out32r(PCIL0_PMM0PCILA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 PCI Low Address */
357 out32r(PCIL0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
358 out32r(PCIL0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200359
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200360 out32r(PCIL0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
361 out32r(PCIL0_PMM1LA, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 Local Address */
362 out32r(PCIL0_PMM1PCILA, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 PCI Low Address */
363 out32r(PCIL0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
364 out32r(PCIL0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200365
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200366 out32r(PCIL0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
367 out32r(PCIL0_PTM1LA, 0); /* Local Addr. Reg */
368 out32r(PCIL0_PTM2MS, 0); /* Memory Size/Attribute */
369 out32r(PCIL0_PTM2LA, 0); /* Local Addr. Reg */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200370
371 /*--------------------------------------------------------------------------+
372 * Set up Configuration registers
373 *--------------------------------------------------------------------------*/
374
375 /* Program the board's subsystem id/vendor id */
376 pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377 CONFIG_SYS_PCI_SUBSYS_VENDORID);
378 pci_write_config_word(0, PCI_SUBSYSTEM_ID, CONFIG_SYS_PCI_SUBSYS_ID);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200379
380 /* Configure command register as bus master */
381 pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
382
383 /* 240nS PCI clock */
384 pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
385
386 /* No error reporting */
387 pci_write_config_word(0, PCI_ERREN, 0);
388
389 pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
390
391}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200393
394/*************************************************************************
395 * pci_master_init
396 *
397 ************************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200399void pci_master_init(struct pci_controller *hose)
400{
401 unsigned short temp_short;
402
403 /*--------------------------------------------------------------------------+
404 | Write the PowerPC440 EP PCI Configuration regs.
405 | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
406 | Enable PowerPC440 EP to act as a PCI memory target (PTM).
407 +--------------------------------------------------------------------------*/
408 pci_read_config_word(0, PCI_COMMAND, &temp_short);
409 pci_write_config_word(0, PCI_COMMAND,
410 temp_short | PCI_COMMAND_MASTER |
411 PCI_COMMAND_MEMORY);
412}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT) */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200414
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200415void hw_watchdog_reset(void)
416{
417 int val;
Yuri Tikhonovd32a8742008-04-06 19:19:14 +0200418#if defined(CONFIG_WD_MAX_RATE)
419 unsigned long long ct = get_ticks();
420
421 /*
422 * Don't allow watch-dog triggering more frequently than
423 * the predefined value CONFIG_WD_MAX_RATE [ticks].
424 */
425 if (ct >= gd->wdt_last) {
426 if ((ct - gd->wdt_last) < CONFIG_WD_MAX_RATE)
427 return;
428 } else {
429 /* Time base counter had been reset */
430 if (((unsigned long long)(-1) - gd->wdt_last + ct) <
431 CONFIG_WD_MAX_RATE)
432 return;
433 }
434 gd->wdt_last = get_ticks();
435#endif
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200436
437 /*
438 * Toggle watchdog output
439 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440 val = gpio_read_out_bit(CONFIG_SYS_GPIO_WATCHDOG) == 0 ? 1 : 0;
441 gpio_write_bit(CONFIG_SYS_GPIO_WATCHDOG, val);
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200442}
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200443
444int do_eeprom_wp(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
445{
446 if (argc < 2) {
Peter Tyser62c3ae72009-01-27 18:03:10 -0600447 cmd_usage(cmdtp);
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200448 return 1;
449 }
450
451 if ((strcmp(argv[1], "on") == 0)) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452 gpio_write_bit(CONFIG_SYS_GPIO_EEPROM_EXT_WP, 1);
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200453 } else if ((strcmp(argv[1], "off") == 0)) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454 gpio_write_bit(CONFIG_SYS_GPIO_EEPROM_EXT_WP, 0);
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200455 } else {
Peter Tyser62c3ae72009-01-27 18:03:10 -0600456 cmd_usage(cmdtp);
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200457 return 1;
458 }
459
460
461 return 0;
462}
463
464U_BOOT_CMD(
465 eepromwp, 2, 0, do_eeprom_wp,
Peter Tyser2fb26042009-01-27 18:03:12 -0600466 "eeprom write protect off/on",
Wolfgang Denka89c33d2009-05-24 17:06:54 +0200467 "<on|off> - enable (on) or disable (off) I2C EEPROM write protect"
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200468);
Anatolij Gustschind610a602008-01-11 15:31:09 +0100469
470#if defined(CONFIG_VIDEO)
471#include <video_fb.h>
472#include <mb862xx.h>
473
474extern GraphicDevice mb862xx;
475
476static const gdc_regs init_regs [] =
477{
478 {0x0100, 0x00000f00},
479 {0x0020, 0x801401df},
480 {0x0024, 0x00000000},
481 {0x0028, 0x00000000},
482 {0x002c, 0x00000000},
483 {0x0110, 0x00000000},
484 {0x0114, 0x00000000},
485 {0x0118, 0x01df0280},
486 {0x0004, 0x031f0000},
487 {0x0008, 0x027f027f},
488 {0x000c, 0x015f028f},
489 {0x0010, 0x020c0000},
490 {0x0014, 0x01df01ea},
491 {0x0018, 0x00000000},
492 {0x001c, 0x01e00280},
493 {0x0100, 0x80010f00},
494 {0x0, 0x0}
495};
496
497const gdc_regs *board_get_regs (void)
498{
499 return init_regs;
500}
501
502/* Returns Lime base address */
503unsigned int board_video_init (void)
504{
505 /*
506 * Reset Lime controller
507 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200508 gpio_write_bit(CONFIG_SYS_GPIO_LIME_S, 1);
Anatolij Gustschind610a602008-01-11 15:31:09 +0100509 udelay(500);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200510 gpio_write_bit(CONFIG_SYS_GPIO_LIME_RST, 1);
Anatolij Gustschind610a602008-01-11 15:31:09 +0100511
Anatolij Gustschind610a602008-01-11 15:31:09 +0100512 mb862xx.winSizeX = 640;
513 mb862xx.winSizeY = 480;
514 mb862xx.gdfBytesPP = 2;
515 mb862xx.gdfIndex = GDF_15BIT_555RGB;
516
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517 return CONFIG_SYS_LIME_BASE_0;
Anatolij Gustschind610a602008-01-11 15:31:09 +0100518}
519
Yuri Tikhonov0f855a12008-03-18 13:27:57 +0100520#define DEFAULT_BRIGHTNESS 0x64
521
522static void board_backlight_brightness(int brightness)
Anatolij Gustschind610a602008-01-11 15:31:09 +0100523{
Yuri Tikhonov0f855a12008-03-18 13:27:57 +0100524 if (brightness > 0) {
Anatolij Gustschind610a602008-01-11 15:31:09 +0100525 /* pwm duty, lamp on */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526 out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000024), brightness);
527 out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000020), 0x701);
Anatolij Gustschind610a602008-01-11 15:31:09 +0100528 } else {
529 /* lamp off */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200530 out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000024), 0x00);
531 out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000020), 0x00);
Anatolij Gustschind610a602008-01-11 15:31:09 +0100532 }
533}
534
Yuri Tikhonov0f855a12008-03-18 13:27:57 +0100535void board_backlight_switch (int flag)
536{
537 char * param;
538 int rc;
539
540 if (flag) {
541 param = getenv("brightness");
542 rc = param ? simple_strtol(param, NULL, 10) : -1;
543 if (rc < 0)
544 rc = DEFAULT_BRIGHTNESS;
545 } else {
546 rc = 0;
547 }
548 board_backlight_brightness(rc);
549}
550
Anatolij Gustschind610a602008-01-11 15:31:09 +0100551#if defined(CONFIG_CONSOLE_EXTRA_INFO)
552/*
553 * Return text to be printed besides the logo.
554 */
555void video_get_info_str (int line_number, char *info)
556{
557 if (line_number == 1) {
558 strcpy (info, " Board: Lwmon5 (Liebherr Elektronik GmbH)");
559 } else {
560 info [0] = '\0';
561 }
562}
563#endif
564#endif /* CONFIG_VIDEO */
Yuri Tikhonovff818b22008-02-04 17:11:53 +0100565
566void board_reset(void)
567{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200568 gpio_write_bit(CONFIG_SYS_GPIO_BOARD_RESET, 1);
Yuri Tikhonovff818b22008-02-04 17:11:53 +0100569}