Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * Rockchip DesignWare based PCIe host controller driver |
| 4 | * |
| 5 | * Copyright (c) 2021 Rockchip, Inc. |
| 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <clk.h> |
| 10 | #include <dm.h> |
| 11 | #include <generic-phy.h> |
| 12 | #include <pci.h> |
| 13 | #include <power-domain.h> |
| 14 | #include <reset.h> |
| 15 | #include <syscon.h> |
| 16 | #include <asm/arch-rockchip/clock.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 17 | #include <asm/global_data.h> |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 18 | #include <asm/io.h> |
| 19 | #include <asm-generic/gpio.h> |
| 20 | #include <dm/device_compat.h> |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 21 | #include <linux/bitfield.h> |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 22 | #include <linux/iopoll.h> |
| 23 | #include <linux/delay.h> |
| 24 | #include <power/regulator.h> |
| 25 | |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 26 | #include "pcie_dw_common.h" |
| 27 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 28 | DECLARE_GLOBAL_DATA_PTR; |
| 29 | |
| 30 | /** |
| 31 | * struct rk_pcie - RK DW PCIe controller state |
| 32 | * |
| 33 | * @vpcie3v3: The 3.3v power supply for slot |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 34 | * @apb_base: The base address of vendor regs |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 35 | * @rst_gpio: The #PERST signal for slot |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 36 | */ |
| 37 | struct rk_pcie { |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 38 | /* Must be first member of the struct */ |
| 39 | struct pcie_dw dw; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 40 | struct udevice *vpcie3v3; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 41 | void *apb_base; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 42 | struct phy phy; |
| 43 | struct clk_bulk clks; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 44 | struct reset_ctl_bulk rsts; |
| 45 | struct gpio_desc rst_gpio; |
Jon Lin | 014a319 | 2023-04-27 10:35:33 +0300 | [diff] [blame] | 46 | u32 gen; |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 47 | u32 num_lanes; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 48 | }; |
| 49 | |
| 50 | /* Parameters for the waiting for iATU enabled routine */ |
| 51 | #define PCIE_CLIENT_GENERAL_DEBUG 0x104 |
| 52 | #define PCIE_CLIENT_HOT_RESET_CTRL 0x180 |
| 53 | #define PCIE_LTSSM_ENABLE_ENHANCE BIT(4) |
| 54 | #define PCIE_CLIENT_LTSSM_STATUS 0x300 |
| 55 | #define SMLH_LINKUP BIT(16) |
| 56 | #define RDLH_LINKUP BIT(17) |
| 57 | #define PCIE_CLIENT_DBG_FIFO_MODE_CON 0x310 |
| 58 | #define PCIE_CLIENT_DBG_FIFO_PTN_HIT_D0 0x320 |
| 59 | #define PCIE_CLIENT_DBG_FIFO_PTN_HIT_D1 0x324 |
| 60 | #define PCIE_CLIENT_DBG_FIFO_TRN_HIT_D0 0x328 |
| 61 | #define PCIE_CLIENT_DBG_FIFO_TRN_HIT_D1 0x32c |
| 62 | #define PCIE_CLIENT_DBG_FIFO_STATUS 0x350 |
| 63 | #define PCIE_CLIENT_DBG_TRANSITION_DATA 0xffff0000 |
| 64 | #define PCIE_CLIENT_DBF_EN 0xffff0003 |
| 65 | |
Jon Lin | bc6b94b | 2023-07-22 13:30:20 +0000 | [diff] [blame] | 66 | #define PCIE_TYPE0_HDR_DBI2_OFFSET 0x100000 |
| 67 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 68 | static int rk_pcie_read(void __iomem *addr, int size, u32 *val) |
| 69 | { |
| 70 | if ((uintptr_t)addr & (size - 1)) { |
| 71 | *val = 0; |
Anand Moon | a122d3a | 2021-06-05 14:38:41 +0000 | [diff] [blame] | 72 | return -EOPNOTSUPP; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | if (size == 4) { |
| 76 | *val = readl(addr); |
| 77 | } else if (size == 2) { |
| 78 | *val = readw(addr); |
| 79 | } else if (size == 1) { |
| 80 | *val = readb(addr); |
| 81 | } else { |
| 82 | *val = 0; |
| 83 | return -ENODEV; |
| 84 | } |
| 85 | |
| 86 | return 0; |
| 87 | } |
| 88 | |
| 89 | static int rk_pcie_write(void __iomem *addr, int size, u32 val) |
| 90 | { |
| 91 | if ((uintptr_t)addr & (size - 1)) |
Anand Moon | a122d3a | 2021-06-05 14:38:41 +0000 | [diff] [blame] | 92 | return -EOPNOTSUPP; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 93 | |
| 94 | if (size == 4) |
| 95 | writel(val, addr); |
| 96 | else if (size == 2) |
| 97 | writew(val, addr); |
| 98 | else if (size == 1) |
| 99 | writeb(val, addr); |
| 100 | else |
| 101 | return -ENODEV; |
| 102 | |
| 103 | return 0; |
| 104 | } |
| 105 | |
| 106 | static u32 __rk_pcie_read_apb(struct rk_pcie *rk_pcie, void __iomem *base, |
| 107 | u32 reg, size_t size) |
| 108 | { |
| 109 | int ret; |
| 110 | u32 val; |
| 111 | |
| 112 | ret = rk_pcie_read(base + reg, size, &val); |
| 113 | if (ret) |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 114 | dev_err(rk_pcie->dw.dev, "Read APB address failed\n"); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 115 | |
| 116 | return val; |
| 117 | } |
| 118 | |
| 119 | static void __rk_pcie_write_apb(struct rk_pcie *rk_pcie, void __iomem *base, |
| 120 | u32 reg, size_t size, u32 val) |
| 121 | { |
| 122 | int ret; |
| 123 | |
| 124 | ret = rk_pcie_write(base + reg, size, val); |
| 125 | if (ret) |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 126 | dev_err(rk_pcie->dw.dev, "Write APB address failed\n"); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 127 | } |
| 128 | |
| 129 | /** |
| 130 | * rk_pcie_readl_apb() - Read vendor regs |
| 131 | * |
| 132 | * @rk_pcie: Pointer to the PCI controller state |
| 133 | * @reg: Offset of regs |
| 134 | */ |
| 135 | static inline u32 rk_pcie_readl_apb(struct rk_pcie *rk_pcie, u32 reg) |
| 136 | { |
| 137 | return __rk_pcie_read_apb(rk_pcie, rk_pcie->apb_base, reg, 0x4); |
| 138 | } |
| 139 | |
| 140 | /** |
| 141 | * rk_pcie_writel_apb() - Write vendor regs |
| 142 | * |
| 143 | * @rk_pcie: Pointer to the PCI controller state |
| 144 | * @reg: Offset of regs |
| 145 | * @val: Value to be writen |
| 146 | */ |
| 147 | static inline void rk_pcie_writel_apb(struct rk_pcie *rk_pcie, u32 reg, |
| 148 | u32 val) |
| 149 | { |
| 150 | __rk_pcie_write_apb(rk_pcie, rk_pcie->apb_base, reg, 0x4, val); |
| 151 | } |
| 152 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 153 | /** |
| 154 | * rk_pcie_configure() - Configure link capabilities and speed |
| 155 | * |
| 156 | * @rk_pcie: Pointer to the PCI controller state |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 157 | * |
| 158 | * Configure the link capabilities and speed in the PCIe root complex. |
| 159 | */ |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 160 | static void rk_pcie_configure(struct rk_pcie *pci) |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 161 | { |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 162 | u32 val; |
| 163 | |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 164 | dw_pcie_dbi_write_enable(&pci->dw, true); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 165 | |
Jon Lin | bc6b94b | 2023-07-22 13:30:20 +0000 | [diff] [blame] | 166 | /* Disable BAR 0 and BAR 1 */ |
| 167 | writel(0, pci->dw.dbi_base + PCIE_TYPE0_HDR_DBI2_OFFSET + |
| 168 | PCI_BASE_ADDRESS_0); |
| 169 | writel(0, pci->dw.dbi_base + PCIE_TYPE0_HDR_DBI2_OFFSET + |
| 170 | PCI_BASE_ADDRESS_1); |
| 171 | |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 172 | clrsetbits_le32(pci->dw.dbi_base + PCIE_LINK_CAPABILITY, |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 173 | TARGET_LINK_SPEED_MASK, pci->gen); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 174 | |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 175 | clrsetbits_le32(pci->dw.dbi_base + PCIE_LINK_CTL_2, |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 176 | TARGET_LINK_SPEED_MASK, pci->gen); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 177 | |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 178 | /* Set the number of lanes */ |
| 179 | val = readl(pci->dw.dbi_base + PCIE_PORT_LINK_CONTROL); |
| 180 | val &= ~PORT_LINK_FAST_LINK_MODE; |
| 181 | val |= PORT_LINK_DLL_LINK_EN; |
| 182 | val &= ~PORT_LINK_MODE_MASK; |
| 183 | switch (pci->num_lanes) { |
| 184 | case 1: |
| 185 | val |= PORT_LINK_MODE_1_LANES; |
| 186 | break; |
| 187 | case 2: |
| 188 | val |= PORT_LINK_MODE_2_LANES; |
| 189 | break; |
| 190 | case 4: |
| 191 | val |= PORT_LINK_MODE_4_LANES; |
| 192 | break; |
| 193 | default: |
| 194 | dev_err(pci->dw.dev, "num-lanes %u: invalid value\n", pci->num_lanes); |
| 195 | goto out; |
| 196 | } |
| 197 | writel(val, pci->dw.dbi_base + PCIE_PORT_LINK_CONTROL); |
| 198 | |
| 199 | /* Set link width speed control register */ |
| 200 | val = readl(pci->dw.dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL); |
| 201 | val &= ~PORT_LOGIC_LINK_WIDTH_MASK; |
| 202 | switch (pci->num_lanes) { |
| 203 | case 1: |
| 204 | val |= PORT_LOGIC_LINK_WIDTH_1_LANES; |
| 205 | break; |
| 206 | case 2: |
| 207 | val |= PORT_LOGIC_LINK_WIDTH_2_LANES; |
| 208 | break; |
| 209 | case 4: |
| 210 | val |= PORT_LOGIC_LINK_WIDTH_4_LANES; |
| 211 | break; |
| 212 | } |
| 213 | writel(val, pci->dw.dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL); |
| 214 | |
| 215 | out: |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 216 | dw_pcie_dbi_write_enable(&pci->dw, false); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | static void rk_pcie_enable_debug(struct rk_pcie *rk_pcie) |
| 220 | { |
| 221 | rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_PTN_HIT_D0, |
| 222 | PCIE_CLIENT_DBG_TRANSITION_DATA); |
| 223 | rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_PTN_HIT_D1, |
| 224 | PCIE_CLIENT_DBG_TRANSITION_DATA); |
| 225 | rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_TRN_HIT_D0, |
| 226 | PCIE_CLIENT_DBG_TRANSITION_DATA); |
| 227 | rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_TRN_HIT_D1, |
| 228 | PCIE_CLIENT_DBG_TRANSITION_DATA); |
| 229 | rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_MODE_CON, |
| 230 | PCIE_CLIENT_DBF_EN); |
| 231 | } |
| 232 | |
| 233 | static void rk_pcie_debug_dump(struct rk_pcie *rk_pcie) |
| 234 | { |
| 235 | u32 loop; |
| 236 | |
| 237 | debug("ltssm = 0x%x\n", |
| 238 | rk_pcie_readl_apb(rk_pcie, PCIE_CLIENT_LTSSM_STATUS)); |
| 239 | for (loop = 0; loop < 64; loop++) |
| 240 | debug("fifo_status = 0x%x\n", |
| 241 | rk_pcie_readl_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_STATUS)); |
| 242 | } |
| 243 | |
| 244 | static inline void rk_pcie_link_status_clear(struct rk_pcie *rk_pcie) |
| 245 | { |
| 246 | rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_GENERAL_DEBUG, 0x0); |
| 247 | } |
| 248 | |
| 249 | static inline void rk_pcie_disable_ltssm(struct rk_pcie *rk_pcie) |
| 250 | { |
| 251 | rk_pcie_writel_apb(rk_pcie, 0x0, 0xc0008); |
| 252 | } |
| 253 | |
| 254 | static inline void rk_pcie_enable_ltssm(struct rk_pcie *rk_pcie) |
| 255 | { |
| 256 | rk_pcie_writel_apb(rk_pcie, 0x0, 0xc000c); |
| 257 | } |
| 258 | |
| 259 | static int is_link_up(struct rk_pcie *priv) |
| 260 | { |
| 261 | u32 val; |
| 262 | |
| 263 | val = rk_pcie_readl_apb(priv, PCIE_CLIENT_LTSSM_STATUS); |
| 264 | if ((val & (RDLH_LINKUP | SMLH_LINKUP)) == 0x30000 && |
| 265 | (val & GENMASK(5, 0)) == 0x11) |
| 266 | return 1; |
| 267 | |
| 268 | return 0; |
| 269 | } |
| 270 | |
| 271 | /** |
| 272 | * rk_pcie_link_up() - Wait for the link to come up |
| 273 | * |
| 274 | * @rk_pcie: Pointer to the PCI controller state |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 275 | * |
| 276 | * Return: 1 (true) for active line and negetive (false) for no link (timeout) |
| 277 | */ |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 278 | static int rk_pcie_link_up(struct rk_pcie *priv) |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 279 | { |
| 280 | int retries; |
| 281 | |
| 282 | if (is_link_up(priv)) { |
| 283 | printf("PCI Link already up before configuration!\n"); |
| 284 | return 1; |
| 285 | } |
| 286 | |
| 287 | /* DW pre link configurations */ |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 288 | rk_pcie_configure(priv); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 289 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 290 | rk_pcie_disable_ltssm(priv); |
| 291 | rk_pcie_link_status_clear(priv); |
| 292 | rk_pcie_enable_debug(priv); |
| 293 | |
Jonas Karlman | 7ce186a | 2023-07-22 13:30:19 +0000 | [diff] [blame] | 294 | /* Reset the device */ |
| 295 | if (dm_gpio_is_valid(&priv->rst_gpio)) |
| 296 | dm_gpio_set_value(&priv->rst_gpio, 0); |
| 297 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 298 | /* Enable LTSSM */ |
| 299 | rk_pcie_enable_ltssm(priv); |
| 300 | |
Jonas Karlman | 7ce186a | 2023-07-22 13:30:19 +0000 | [diff] [blame] | 301 | /* |
| 302 | * PCIe requires the refclk to be stable for 100ms prior to releasing |
| 303 | * PERST. See table 2-4 in section 2.6.2 AC Specifications of the PCI |
| 304 | * Express Card Electromechanical Specification, 1.1. However, we don't |
| 305 | * know if the refclk is coming from RC's PHY or external OSC. If it's |
| 306 | * from RC, so enabling LTSSM is the just right place to release #PERST. |
| 307 | */ |
| 308 | mdelay(100); |
| 309 | if (dm_gpio_is_valid(&priv->rst_gpio)) |
| 310 | dm_gpio_set_value(&priv->rst_gpio, 1); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 311 | |
Jonas Karlman | 7ce186a | 2023-07-22 13:30:19 +0000 | [diff] [blame] | 312 | /* Check if the link is up or not */ |
| 313 | for (retries = 0; retries < 10; retries++) { |
| 314 | if (is_link_up(priv)) |
| 315 | break; |
| 316 | |
| 317 | mdelay(100); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 318 | } |
| 319 | |
Jonas Karlman | 7ce186a | 2023-07-22 13:30:19 +0000 | [diff] [blame] | 320 | if (retries >= 10) { |
| 321 | dev_err(priv->dw.dev, "PCIe-%d Link Fail\n", |
| 322 | dev_seq(priv->dw.dev)); |
| 323 | return -EIO; |
| 324 | } |
| 325 | |
| 326 | dev_info(priv->dw.dev, "PCIe Link up, LTSSM is 0x%x\n", |
| 327 | rk_pcie_readl_apb(priv, PCIE_CLIENT_LTSSM_STATUS)); |
| 328 | rk_pcie_debug_dump(priv); |
| 329 | return 0; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 330 | } |
| 331 | |
| 332 | static int rockchip_pcie_init_port(struct udevice *dev) |
| 333 | { |
| 334 | int ret; |
| 335 | u32 val; |
| 336 | struct rk_pcie *priv = dev_get_priv(dev); |
| 337 | |
Jonas Karlman | 7ce186a | 2023-07-22 13:30:19 +0000 | [diff] [blame] | 338 | ret = reset_assert_bulk(&priv->rsts); |
| 339 | if (ret) { |
| 340 | dev_err(dev, "failed to assert resets (ret=%d)\n", ret); |
| 341 | return ret; |
| 342 | } |
| 343 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 344 | /* Set power and maybe external ref clk input */ |
Jonas Karlman | 8b001ee | 2023-07-22 13:30:18 +0000 | [diff] [blame] | 345 | ret = regulator_set_enable_if_allowed(priv->vpcie3v3, true); |
| 346 | if (ret && ret != -ENOSYS) { |
| 347 | dev_err(dev, "failed to enable vpcie3v3 (ret=%d)\n", ret); |
| 348 | return ret; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 349 | } |
| 350 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 351 | ret = generic_phy_init(&priv->phy); |
| 352 | if (ret) { |
| 353 | dev_err(dev, "failed to init phy (ret=%d)\n", ret); |
Jonas Karlman | 8b001ee | 2023-07-22 13:30:18 +0000 | [diff] [blame] | 354 | goto err_disable_regulator; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | ret = generic_phy_power_on(&priv->phy); |
| 358 | if (ret) { |
| 359 | dev_err(dev, "failed to power on phy (ret=%d)\n", ret); |
| 360 | goto err_exit_phy; |
| 361 | } |
| 362 | |
| 363 | ret = reset_deassert_bulk(&priv->rsts); |
| 364 | if (ret) { |
| 365 | dev_err(dev, "failed to deassert resets (ret=%d)\n", ret); |
| 366 | goto err_power_off_phy; |
| 367 | } |
| 368 | |
| 369 | ret = clk_enable_bulk(&priv->clks); |
| 370 | if (ret) { |
| 371 | dev_err(dev, "failed to enable clks (ret=%d)\n", ret); |
| 372 | goto err_deassert_bulk; |
| 373 | } |
| 374 | |
| 375 | /* LTSSM EN ctrl mode */ |
| 376 | val = rk_pcie_readl_apb(priv, PCIE_CLIENT_HOT_RESET_CTRL); |
| 377 | val |= PCIE_LTSSM_ENABLE_ENHANCE | (PCIE_LTSSM_ENABLE_ENHANCE << 16); |
| 378 | rk_pcie_writel_apb(priv, PCIE_CLIENT_HOT_RESET_CTRL, val); |
| 379 | |
| 380 | /* Set RC mode */ |
| 381 | rk_pcie_writel_apb(priv, 0x0, 0xf00040); |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 382 | pcie_dw_setup_host(&priv->dw); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 383 | |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 384 | ret = rk_pcie_link_up(priv); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 385 | if (ret < 0) |
| 386 | goto err_link_up; |
| 387 | |
| 388 | return 0; |
| 389 | err_link_up: |
| 390 | clk_disable_bulk(&priv->clks); |
| 391 | err_deassert_bulk: |
| 392 | reset_assert_bulk(&priv->rsts); |
| 393 | err_power_off_phy: |
| 394 | generic_phy_power_off(&priv->phy); |
| 395 | err_exit_phy: |
| 396 | generic_phy_exit(&priv->phy); |
Jonas Karlman | 8b001ee | 2023-07-22 13:30:18 +0000 | [diff] [blame] | 397 | err_disable_regulator: |
| 398 | regulator_set_enable_if_allowed(priv->vpcie3v3, false); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 399 | |
| 400 | return ret; |
| 401 | } |
| 402 | |
| 403 | static int rockchip_pcie_parse_dt(struct udevice *dev) |
| 404 | { |
| 405 | struct rk_pcie *priv = dev_get_priv(dev); |
| 406 | int ret; |
| 407 | |
Johan Jonker | e5822ec | 2023-03-13 01:31:49 +0100 | [diff] [blame] | 408 | priv->dw.dbi_base = dev_read_addr_index_ptr(dev, 0); |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 409 | if (!priv->dw.dbi_base) |
Johan Jonker | e5822ec | 2023-03-13 01:31:49 +0100 | [diff] [blame] | 410 | return -EINVAL; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 411 | |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 412 | dev_dbg(dev, "DBI address is 0x%p\n", priv->dw.dbi_base); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 413 | |
Johan Jonker | e5822ec | 2023-03-13 01:31:49 +0100 | [diff] [blame] | 414 | priv->apb_base = dev_read_addr_index_ptr(dev, 1); |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 415 | if (!priv->apb_base) |
Johan Jonker | e5822ec | 2023-03-13 01:31:49 +0100 | [diff] [blame] | 416 | return -EINVAL; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 417 | |
| 418 | dev_dbg(dev, "APB address is 0x%p\n", priv->apb_base); |
| 419 | |
Jonas Karlman | bed7b2f | 2023-07-22 13:30:16 +0000 | [diff] [blame] | 420 | priv->dw.cfg_base = dev_read_addr_size_index_ptr(dev, 2, |
| 421 | &priv->dw.cfg_size); |
| 422 | if (!priv->dw.cfg_base) |
| 423 | return -EINVAL; |
| 424 | |
| 425 | dev_dbg(dev, "CFG address is 0x%p\n", priv->dw.cfg_base); |
| 426 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 427 | ret = gpio_request_by_name(dev, "reset-gpios", 0, |
| 428 | &priv->rst_gpio, GPIOD_IS_OUT); |
| 429 | if (ret) { |
| 430 | dev_err(dev, "failed to find reset-gpios property\n"); |
| 431 | return ret; |
| 432 | } |
| 433 | |
| 434 | ret = reset_get_bulk(dev, &priv->rsts); |
| 435 | if (ret) { |
| 436 | dev_err(dev, "Can't get reset: %d\n", ret); |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 437 | goto rockchip_pcie_parse_dt_err_reset_get_bulk; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 438 | } |
| 439 | |
| 440 | ret = clk_get_bulk(dev, &priv->clks); |
| 441 | if (ret) { |
| 442 | dev_err(dev, "Can't get clock: %d\n", ret); |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 443 | goto rockchip_pcie_parse_dt_err_clk_get_bulk; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 444 | } |
| 445 | |
| 446 | ret = device_get_supply_regulator(dev, "vpcie3v3-supply", |
| 447 | &priv->vpcie3v3); |
| 448 | if (ret && ret != -ENOENT) { |
| 449 | dev_err(dev, "failed to get vpcie3v3 supply (ret=%d)\n", ret); |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 450 | goto rockchip_pcie_parse_dt_err_supply_regulator; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 451 | } |
| 452 | |
| 453 | ret = generic_phy_get_by_index(dev, 0, &priv->phy); |
| 454 | if (ret) { |
| 455 | dev_err(dev, "failed to get pcie phy (ret=%d)\n", ret); |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 456 | goto rockchip_pcie_parse_dt_err_phy_get_by_index; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 457 | } |
| 458 | |
Jon Lin | 014a319 | 2023-04-27 10:35:33 +0300 | [diff] [blame] | 459 | priv->gen = dev_read_u32_default(dev, "max-link-speed", |
| 460 | LINK_SPEED_GEN_3); |
| 461 | |
Jonas Karlman | 9af0c77 | 2023-08-02 19:25:51 +0000 | [diff] [blame^] | 462 | priv->num_lanes = dev_read_u32_default(dev, "num-lanes", 1); |
| 463 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 464 | return 0; |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 465 | |
| 466 | rockchip_pcie_parse_dt_err_phy_get_by_index: |
| 467 | /* regulators don't need release */ |
| 468 | rockchip_pcie_parse_dt_err_supply_regulator: |
| 469 | clk_release_bulk(&priv->clks); |
| 470 | rockchip_pcie_parse_dt_err_clk_get_bulk: |
| 471 | reset_release_bulk(&priv->rsts); |
| 472 | rockchip_pcie_parse_dt_err_reset_get_bulk: |
| 473 | dm_gpio_free(dev, &priv->rst_gpio); |
| 474 | return ret; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 475 | } |
| 476 | |
| 477 | /** |
| 478 | * rockchip_pcie_probe() - Probe the PCIe bus for active link |
| 479 | * |
| 480 | * @dev: A pointer to the device being operated on |
| 481 | * |
| 482 | * Probe for an active link on the PCIe bus and configure the controller |
| 483 | * to enable this port. |
| 484 | * |
| 485 | * Return: 0 on success, else -ENODEV |
| 486 | */ |
| 487 | static int rockchip_pcie_probe(struct udevice *dev) |
| 488 | { |
| 489 | struct rk_pcie *priv = dev_get_priv(dev); |
| 490 | struct udevice *ctlr = pci_get_controller(dev); |
| 491 | struct pci_controller *hose = dev_get_uclass_priv(ctlr); |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 492 | int ret = 0; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 493 | |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 494 | priv->dw.first_busno = dev_seq(dev); |
| 495 | priv->dw.dev = dev; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 496 | |
| 497 | ret = rockchip_pcie_parse_dt(dev); |
| 498 | if (ret) |
| 499 | return ret; |
| 500 | |
| 501 | ret = rockchip_pcie_init_port(dev); |
| 502 | if (ret) |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 503 | goto rockchip_pcie_probe_err_init_port; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 504 | |
| 505 | dev_info(dev, "PCIE-%d: Link up (Gen%d-x%d, Bus%d)\n", |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 506 | dev_seq(dev), pcie_dw_get_link_speed(&priv->dw), |
| 507 | pcie_dw_get_link_width(&priv->dw), |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 508 | hose->first_busno); |
| 509 | |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 510 | |
Eugen Hristev | e04b67a | 2023-04-13 17:11:03 +0300 | [diff] [blame] | 511 | ret = pcie_dw_prog_outbound_atu_unroll(&priv->dw, |
| 512 | PCIE_ATU_REGION_INDEX0, |
| 513 | PCIE_ATU_TYPE_MEM, |
| 514 | priv->dw.mem.phys_start, |
| 515 | priv->dw.mem.bus_start, |
| 516 | priv->dw.mem.size); |
| 517 | if (!ret) |
| 518 | return ret; |
| 519 | |
| 520 | rockchip_pcie_probe_err_init_port: |
| 521 | clk_release_bulk(&priv->clks); |
| 522 | reset_release_bulk(&priv->rsts); |
| 523 | dm_gpio_free(dev, &priv->rst_gpio); |
| 524 | |
| 525 | return ret; |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 526 | } |
| 527 | |
| 528 | static const struct dm_pci_ops rockchip_pcie_ops = { |
Neil Armstrong | c90f3d0 | 2021-03-25 15:49:20 +0100 | [diff] [blame] | 529 | .read_config = pcie_dw_read_config, |
| 530 | .write_config = pcie_dw_write_config, |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 531 | }; |
| 532 | |
| 533 | static const struct udevice_id rockchip_pcie_ids[] = { |
| 534 | { .compatible = "rockchip,rk3568-pcie" }, |
Jon Lin | 5374480 | 2023-04-27 10:35:32 +0300 | [diff] [blame] | 535 | { .compatible = "rockchip,rk3588-pcie" }, |
Shawn Lin | 9ddc078 | 2021-01-15 18:01:22 +0800 | [diff] [blame] | 536 | { } |
| 537 | }; |
| 538 | |
| 539 | U_BOOT_DRIVER(rockchip_dw_pcie) = { |
| 540 | .name = "pcie_dw_rockchip", |
| 541 | .id = UCLASS_PCI, |
| 542 | .of_match = rockchip_pcie_ids, |
| 543 | .ops = &rockchip_pcie_ops, |
| 544 | .probe = rockchip_pcie_probe, |
| 545 | .priv_auto = sizeof(struct rk_pcie), |
| 546 | }; |