blob: d6d0d679e8e06be2910158fb3580220223360169 [file] [log] [blame]
Michal Simek5da048a2007-03-27 00:32:16 +02001/*
2 * (C) Copyright 2007 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Michal Simek5da048a2007-03-27 00:32:16 +02007 *
Stephan Linz20637882012-02-25 00:48:33 +00008 * CAUTION: This file is a faked configuration !!!
9 * There is no real target for the microblaze-generic
10 * configuration. You have to replace this file with
11 * the generated file from your Xilinx design flow.
Michal Simek5da048a2007-03-27 00:32:16 +020012 */
Michal Simek76316a32007-03-11 13:42:58 +010013
Michal Simek330e5542008-12-19 13:25:55 +010014#define XILINX_BOARD_NAME microblaze-generic
15
Michal Simek17980492007-03-26 01:39:07 +020016/* System Clock Frequency */
Michal Simek9d1d6a32007-04-21 20:53:31 +020017#define XILINX_CLOCK_FREQ 100000000
Michal Simek76316a32007-03-11 13:42:58 +010018
Michal Simekffc50f92007-05-05 18:54:42 +020019/* Microblaze is microblaze_0 */
Michal Simekfb05f6d2007-05-07 23:58:31 +020020#define XILINX_USE_MSR_INSTR 1
Michal Simek48fbd3a2007-05-07 17:11:09 +020021#define XILINX_FSL_NUMBER 3
Michal Simekffc50f92007-05-05 18:54:42 +020022
Michal Simek48fbd3a2007-05-07 17:11:09 +020023/* Interrupt controller is opb_intc_0 */
Michal Simek9d1d6a32007-04-21 20:53:31 +020024#define XILINX_INTC_BASEADDR 0x41200000
Michal Simekfb05f6d2007-05-07 23:58:31 +020025#define XILINX_INTC_NUM_INTR_INPUTS 6
Michal Simek76316a32007-03-11 13:42:58 +010026
Michal Simek48fbd3a2007-05-07 17:11:09 +020027/* Timer pheriphery is opb_timer_1 */
Michal Simek9d1d6a32007-04-21 20:53:31 +020028#define XILINX_TIMER_BASEADDR 0x41c00000
Michal Simek17980492007-03-26 01:39:07 +020029#define XILINX_TIMER_IRQ 0
Michal Simek76316a32007-03-11 13:42:58 +010030
Michal Simek48fbd3a2007-05-07 17:11:09 +020031/* Uart pheriphery is RS232_Uart */
Michal Simekaf7ae1a2008-03-28 12:13:03 +010032#define XILINX_UARTLITE_BASEADDR 0x40600000
33#define XILINX_UARTLITE_BAUDRATE 115200
Michal Simek76316a32007-03-11 13:42:58 +010034
Michal Simek48fbd3a2007-05-07 17:11:09 +020035/* IIC pheriphery is IIC_EEPROM */
36#define XILINX_IIC_0_BASEADDR 0x40800000
37#define XILINX_IIC_0_FREQ 100000
38#define XILINX_IIC_0_BIT 0
Michal Simek76316a32007-03-11 13:42:58 +010039
Michal Simek48fbd3a2007-05-07 17:11:09 +020040/* GPIO is LEDs_4Bit*/
41#define XILINX_GPIO_BASEADDR 0x40000000
42
43/* Flash Memory is FLASH_2Mx32 */
Michal Simek9d1d6a32007-04-21 20:53:31 +020044#define XILINX_FLASH_START 0x2c000000
Michal Simek17980492007-03-26 01:39:07 +020045#define XILINX_FLASH_SIZE 0x00800000
Michal Simek76316a32007-03-11 13:42:58 +010046
Michal Simek48fbd3a2007-05-07 17:11:09 +020047/* Main Memory is DDR_SDRAM_64Mx32 */
Michal Simek9d1d6a32007-04-21 20:53:31 +020048#define XILINX_RAM_START 0x28000000
49#define XILINX_RAM_SIZE 0x04000000
Michal Simek17980492007-03-26 01:39:07 +020050
Michal Simek48fbd3a2007-05-07 17:11:09 +020051/* Sysace Controller is SysACE_CompactFlash */
Michal Simek9d1d6a32007-04-21 20:53:31 +020052#define XILINX_SYSACE_BASEADDR 0x41800000
Michal Simek48fbd3a2007-05-07 17:11:09 +020053#define XILINX_SYSACE_HIGHADDR 0x4180ffff
Michal Simek17980492007-03-26 01:39:07 +020054#define XILINX_SYSACE_MEM_WIDTH 16
55
Michal Simek48fbd3a2007-05-07 17:11:09 +020056/* Ethernet controller is Ethernet_MAC */
Michal Simek6bf3e982008-03-28 10:59:32 +010057#define XILINX_EMACLITE_BASEADDR 0x40C00000
Stephan Linz20637882012-02-25 00:48:33 +000058
59/* LL_TEMAC Ethernet controller */
60#define XILINX_LLTEMAC_BASEADDR 0x44000000
61#define XILINX_LLTEMAC_SDMA_CTRL_BASEADDR 0x42000180
62#define XILINX_LLTEMAC_BASEADDR1 0x44200000
63#define XILINX_LLTEMAC_FIFO_BASEADDR1 0x42100000
Michal Simek0f21f982013-04-22 11:23:16 +020064
65/* Watchdog IP is wxi_timebase_wdt_0 */
66#define XILINX_WATCHDOG_BASEADDR 0x50000000
67#define XILINX_WATCHDOG_IRQ 1