blob: 823586cc091dee2c01d1b039f844d186241e88bf [file] [log] [blame]
Dirk Eibachb9944a72013-06-26 15:55:17 +02001/*
2 * (C) Copyright 2013
3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4 *
5 * based on P1022DS.h
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Simon Glass1af3c7f2020-05-10 11:40:09 -060029#include <linux/stringify.h>
30
Dirk Eibachb9944a72013-06-26 15:55:17 +020031#ifdef CONFIG_SDCARD
32#define CONFIG_RAMBOOT_SDCARD
33#endif
34
35#ifdef CONFIG_SPIFLASH
36#define CONFIG_RAMBOOT_SPIFLASH
37#endif
38
39/* High Level Configuration Options */
Dirk Eibachb9944a72013-06-26 15:55:17 +020040#define CONFIG_CONTROLCENTERD
Dirk Eibachb9944a72013-06-26 15:55:17 +020041
Dirk Eibachb9944a72013-06-26 15:55:17 +020042#define CONFIG_ENABLE_36BIT_PHYS
Dirk Eibachb9944a72013-06-26 15:55:17 +020043
Dirk Eibachb9944a72013-06-26 15:55:17 +020044#ifdef CONFIG_PHYS_64BIT
45#define CONFIG_ADDR_MAP
46#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
47#endif
48
49#define CONFIG_L2_CACHE
50#define CONFIG_BTB
51
52#define CONFIG_SYS_CLK_FREQ 66666600
53#define CONFIG_DDR_CLK_FREQ 66666600
54
55#define CONFIG_SYS_RAMBOOT
56
57#ifdef CONFIG_TRAILBLAZER
58
Dirk Eibachb9944a72013-06-26 15:55:17 +020059#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
60#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
61
62/*
63 * Config the L2 Cache
64 */
65#define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
66#ifdef CONFIG_PHYS_64BIT
67#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
68#else
69#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
70#endif
71#define CONFIG_SYS_L2_SIZE (256 << 10)
72#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
73
74#else /* CONFIG_TRAILBLAZER */
75
Dirk Eibachb9944a72013-06-26 15:55:17 +020076#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
77#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
78
79#endif /* CONFIG_TRAILBLAZER */
80
81#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
82#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
83
Dirk Eibachb9944a72013-06-26 15:55:17 +020084/*
85 * Memory map
86 *
87 * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
88 * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
89 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
90 *
91 * Localbus non-cacheable
92 * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
93 * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
94 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
95 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
96 */
97
98#define CONFIG_SYS_INIT_RAM_LOCK
99#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
100#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
101#define CONFIG_SYS_GBL_DATA_OFFSET \
102 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
103#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
104
105#ifdef CONFIG_TRAILBLAZER
106/* leave CCSRBAR at default, because u-boot expects it to be exactly there */
107#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
108#else
109#define CONFIG_SYS_CCSRBAR 0xffe00000
110#endif
111#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
112#define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
113
114/*
115 * DDR Setup
116 */
117
118#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
119#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
120#define CONFIG_SYS_SDRAM_SIZE 1024
121#define CONFIG_VERY_BIG_RAM
122
Dirk Eibachb9944a72013-06-26 15:55:17 +0200123#define CONFIG_DIMM_SLOTS_PER_CTLR 1
124#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
125
Dirk Eibachb9944a72013-06-26 15:55:17 +0200126#ifdef CONFIG_TRAILBLAZER
127#define CONFIG_SPD_EEPROM
128#define SPD_EEPROM_ADDRESS 0x52
129/*#define CONFIG_FSL_DDR_INTERACTIVE*/
130#endif
131
132/*
133 * Local Bus Definitions
134 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200135
136#define CONFIG_SYS_ELBC_BASE 0xe0000000
137#ifdef CONFIG_PHYS_64BIT
138#define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
139#else
140#define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
141#endif
142
143#define CONFIG_UART_BR_PRELIM \
144 (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
145#define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
146
147#define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
148#define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
149
150#define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
151#define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
152
153/*
154 * Serial Port
155 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200156#define CONFIG_SYS_NS16550_SERIAL
157#define CONFIG_SYS_NS16550_REG_SIZE 1
158#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
159
160#define CONFIG_SYS_BAUDRATE_TABLE \
161 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
162
163#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
164#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
165
166/*
167 * I2C
168 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200169#define CONFIG_SYS_I2C
170#define CONFIG_SYS_I2C_FSL
171#define CONFIG_SYS_FSL_I2C_SPEED 400000
172#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
173#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
174#define CONFIG_SYS_FSL_I2C2_SPEED 400000
175#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
176#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Dirk Eibach5568fb42014-07-03 09:28:21 +0200177
Dirk Eibachb9944a72013-06-26 15:55:17 +0200178#define CONFIG_PCA9698 /* NXP PCA9698 */
179
Dirk Eibachb9944a72013-06-26 15:55:17 +0200180#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
181#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
182
Dirk Eibachb9944a72013-06-26 15:55:17 +0200183/*
184 * MMC
185 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200186#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
187
Dirk Eibachb9944a72013-06-26 15:55:17 +0200188#ifndef CONFIG_TRAILBLAZER
189
190/*
191 * Video
192 */
193#define CONFIG_FSL_DIU_FB
194#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Dirk Eibachb9944a72013-06-26 15:55:17 +0200195
196/*
197 * General PCI
198 * Memory space is mapped 1-1, but I/O space must start from 0.
199 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400200#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200201#define CONFIG_PCI_INDIRECT_BRIDGE
Dirk Eibachb9944a72013-06-26 15:55:17 +0200202#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
203#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200204
205#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200206
207#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
208#ifdef CONFIG_PHYS_64BIT
209#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
210#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
211#else
212#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
213#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
214#endif
215#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
216#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
217#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
218#ifdef CONFIG_PHYS_64BIT
219#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
220#else
221#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
222#endif
223#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
224
225/*
226 * SATA
227 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200228#define CONFIG_LBA48
Dirk Eibachb9944a72013-06-26 15:55:17 +0200229
Dirk Eibachb9944a72013-06-26 15:55:17 +0200230#define CONFIG_SYS_SATA_MAX_DEVICE 2
231#define CONFIG_SATA1
232#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
233#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
234#define CONFIG_SATA2
235#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
236#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
237
238/*
239 * Ethernet
240 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200241
242#define CONFIG_TSECV2
243
Dirk Eibachb9944a72013-06-26 15:55:17 +0200244#define CONFIG_TSEC1 1
245#define CONFIG_TSEC1_NAME "eTSEC1"
246#define CONFIG_TSEC2 1
247#define CONFIG_TSEC2_NAME "eTSEC2"
248
249#define TSEC1_PHY_ADDR 0
250#define TSEC2_PHY_ADDR 1
251
252#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
253#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
254
255#define TSEC1_PHYIDX 0
256#define TSEC2_PHYIDX 0
257
258#define CONFIG_ETHPRIME "eTSEC1"
259
Dirk Eibachb9944a72013-06-26 15:55:17 +0200260/*
261 * USB
262 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200263
264#define CONFIG_HAS_FSL_DR_USB
265#define CONFIG_USB_EHCI_FSL
266#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
267
268#endif /* CONFIG_TRAILBLAZER */
269
270/*
271 * Environment
272 */
273#if defined(CONFIG_TRAILBLAZER)
Dirk Eibachb9944a72013-06-26 15:55:17 +0200274#elif defined(CONFIG_RAMBOOT_SDCARD)
Dirk Eibachb9944a72013-06-26 15:55:17 +0200275#define CONFIG_FSL_FIXED_MMC_LOCATION
Dirk Eibachb9944a72013-06-26 15:55:17 +0200276#define CONFIG_SYS_MMC_ENV_DEV 0
277#endif
278
Dirk Eibachb9944a72013-06-26 15:55:17 +0200279#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200280
Dirk Eibachb9944a72013-06-26 15:55:17 +0200281#ifndef CONFIG_TRAILBLAZER
Dirk Eibachb9944a72013-06-26 15:55:17 +0200282/*
283 * Board initialisation callbacks
284 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200285#endif /* CONFIG_TRAILBLAZER */
286
287/*
288 * Miscellaneous configurable options
289 */
Dirk Eibachb9944a72013-06-26 15:55:17 +0200290#define CONFIG_HW_WATCHDOG
291#define CONFIG_LOADS_ECHO
292#define CONFIG_SYS_LOADS_BAUD_CHANGE
Dirk Eibachb9944a72013-06-26 15:55:17 +0200293
294/*
295 * For booting Linux, the board info and command line data
296 * have to be in the first 64 MB of memory, since this is
297 * the maximum mapped by the Linux kernel during initialization.
298 */
299#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
300#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
301
302/*
303 * Environment Configuration
304 */
305
306#ifdef CONFIG_TRAILBLAZER
Dirk Eibachb9944a72013-06-26 15:55:17 +0200307#define CONFIG_EXTRA_ENV_SETTINGS \
308 "mp_holdoff=1\0"
309
310#else
311
Mario Six5bc05432018-03-28 14:38:20 +0200312#define CONFIG_HOSTNAME "controlcenterd"
Dirk Eibachb9944a72013-06-26 15:55:17 +0200313#define CONFIG_ROOTPATH "/opt/nfsroot"
314#define CONFIG_BOOTFILE "uImage"
315#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
316
317#define CONFIG_LOADADDR 1000000
318
Dirk Eibachb9944a72013-06-26 15:55:17 +0200319#define CONFIG_EXTRA_ENV_SETTINGS \
320 "netdev=eth0\0" \
321 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
322 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
323 "tftpflash=tftpboot $loadaddr $uboot && " \
324 "protect off $ubootaddr +$filesize && " \
325 "erase $ubootaddr +$filesize && " \
326 "cp.b $loadaddr $ubootaddr $filesize && " \
327 "protect on $ubootaddr +$filesize && " \
328 "cmp.b $loadaddr $ubootaddr $filesize\0" \
329 "consoledev=ttyS1\0" \
330 "ramdiskaddr=2000000\0" \
331 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500332 "fdtaddr=1e00000\0" \
Dirk Eibachb9944a72013-06-26 15:55:17 +0200333 "fdtfile=controlcenterd.dtb\0" \
334 "bdev=sda3\0"
335
336/* these are used and NUL-terminated in env_default.h */
337#define CONFIG_NFSBOOTCOMMAND \
338 "setenv bootargs root=/dev/nfs rw " \
339 "nfsroot=$serverip:$rootpath " \
340 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
341 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
342 "tftp $loadaddr $bootfile;" \
343 "tftp $fdtaddr $fdtfile;" \
344 "bootm $loadaddr - $fdtaddr"
345
346#define CONFIG_RAMBOOTCOMMAND \
347 "setenv bootargs root=/dev/ram rw " \
348 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
349 "tftp $ramdiskaddr $ramdiskfile;" \
350 "tftp $loadaddr $bootfile;" \
351 "tftp $fdtaddr $fdtfile;" \
352 "bootm $loadaddr $ramdiskaddr $fdtaddr"
353
354#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
355
356#endif /* CONFIG_TRAILBLAZER */
357
358#endif