blob: 4d96d1b107498e764de5f3a255ce88000057d3cf [file] [log] [blame]
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05301/*
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05303 *
Stefan Roesea47a12b2010-04-15 16:07:28 +02004 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
5 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser8d1f2682010-04-12 22:28:09 -05006 * cpu specific common code for 85xx/86xx processors.
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05307 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <config.h>
27#include <common.h>
28#include <command.h>
29#include <tsec.h>
Kumar Galac916d7c2011-04-13 08:37:44 -050030#include <fm_eth.h>
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053031#include <netdev.h>
32#include <asm/cache.h>
33#include <asm/io.h>
34
35DECLARE_GLOBAL_DATA_PTR;
36
37struct cpu_type cpu_type_list [] = {
38#if defined(CONFIG_MPC85xx)
Poonam Aggrwal0e870982009-07-31 12:08:14 +053039 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053040 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053041 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053042 CPU_TYPE_ENTRY(8540, 8540, 1),
43 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053044 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053045 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053046 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun48f6a5c2012-07-06 17:10:33 -050047 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053048 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053049 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053050 CPU_TYPE_ENTRY(8560, 8560, 1),
51 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053052 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053053 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal0e870982009-07-31 12:08:14 +053054 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwalb8cdd012011-01-13 21:39:27 +053055 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwala713ba92009-08-20 18:57:45 +053056 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala21608272010-03-30 23:06:53 -050057 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala21608272010-03-30 23:06:53 -050058 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb5debec2011-01-13 21:40:05 +053059 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang67a719d2011-02-03 22:14:19 -060060 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwal87c76612009-07-31 12:08:27 +053061 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala21608272010-03-30 23:06:53 -050062 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala21608272010-03-30 23:06:53 -050063 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang67a719d2011-02-03 22:14:19 -060064 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Gala093cffb2011-02-05 13:45:07 -060065 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Gala093cffb2011-02-05 13:45:07 -060066 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwala713ba92009-08-20 18:57:45 +053067 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwala713ba92009-08-20 18:57:45 +053068 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galaf193e3d2010-06-01 10:29:11 -050069 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala1f979872011-05-13 01:16:07 -050070 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galac26de2d2010-01-27 10:26:46 -060071 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Gala7e4259b2009-03-19 02:39:17 -050072 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Gala7e4259b2009-03-19 02:39:17 -050073 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala19dbcc92009-10-21 13:32:58 -050074 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala19dbcc92009-10-21 13:32:58 -050075 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabi49054432012-10-05 11:09:19 +000076 CPU_TYPE_ENTRY(P5021, P5021, 2),
77 CPU_TYPE_ENTRY(P5040, P5040, 4),
York Sun9e758752012-10-08 07:44:19 +000078 CPU_TYPE_ENTRY(T4240, T4240, 0),
79 CPU_TYPE_ENTRY(T4120, T4120, 0),
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +000080 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwaha19a8dbd2012-04-24 20:16:49 +000081 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053082#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal0e870982009-07-31 12:08:14 +053083 CPU_TYPE_ENTRY(8610, 8610, 1),
84 CPU_TYPE_ENTRY(8641, 8641, 2),
85 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal18bacc22009-07-31 12:07:45 +053086#endif
87};
88
York Sun123bd962012-08-17 08:20:22 +000089#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
90u32 compute_ppc_cpumask(void)
91{
92 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
93 int i = 0, count = 0;
94 u32 cluster, mask = 0;
95
96 do {
97 int j;
98 cluster = in_be32(&gur->tp_cluster[i++].lower);
99 for (j = 0; j < 4; j++) {
100 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
101 u32 type = in_be32(&gur->tp_ityp[idx]);
102
103 if (type & TP_ITYP_AV) {
104 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
105 mask |= 1 << count;
106 }
107 count++;
108 }
109 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
110
111 return mask;
112}
113#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
114/*
115 * Before chassis genenration 2, the cpumask should be hard-coded.
116 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
117 */
118#define compute_ppc_cpumask() 1
119#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
120
121struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwal58442dc2009-09-02 13:35:21 +0530122
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530123struct cpu_type *identify_cpu(u32 ver)
124{
125 int i;
126 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
127 if (cpu_type_list[i].soc_ver == ver)
128 return &cpu_type_list[i];
129 }
Poonam Aggrwal58442dc2009-09-02 13:35:21 +0530130 return &cpu_type_unknown;
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530131}
132
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500133#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
134#define MPC8xxx_PICFRR_NCPU_SHIFT 8
135
136/*
137 * Return a 32-bit mask indicating which cores are present on this SOC.
138 */
139u32 cpu_mask()
140{
141 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
142 struct cpu_type *cpu = gd->cpu;
143
144 /* better to query feature reporting register than just assume 1 */
145 if (cpu == &cpu_type_unknown)
146 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
147 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
148
York Sun123bd962012-08-17 08:20:22 +0000149 if (cpu->num_cores == 0)
150 return compute_ppc_cpumask();
151
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500152 return cpu->mask;
153}
154
155/*
156 * Return the number of cores on this SOC.
157 */
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530158int cpu_numcores() {
Kim Phillipsa37c36f2010-07-14 19:47:29 -0500159 struct cpu_type *cpu = gd->cpu;
160
York Sun123bd962012-08-17 08:20:22 +0000161 /*
162 * Report # of cores in terms of the cpu_mask if we haven't
163 * figured out how many there are yet
164 */
165 if (cpu->num_cores == 0)
166 return hweight32(cpu_mask());
Kim Phillipsa37c36f2010-07-14 19:47:29 -0500167
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530168 return cpu->num_cores;
169}
170
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500171/*
172 * Check if the given core ID is valid
173 *
174 * Returns zero if it isn't, 1 if it is.
175 */
176int is_core_valid(unsigned int core)
177{
York Sun123bd962012-08-17 08:20:22 +0000178 return !!((1 << core) & cpu_mask());
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500179}
180
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530181int probecpu (void)
182{
183 uint svr;
184 uint ver;
185
186 svr = get_svr();
187 ver = SVR_SOC_VER(svr);
188
189 gd->cpu = identify_cpu(ver);
190
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530191 return 0;
192}
193
York Sun123bd962012-08-17 08:20:22 +0000194/* Once in memory, compute mask & # cores once and save them off */
195int fixup_cpu(void)
196{
197 struct cpu_type *cpu = gd->cpu;
198
199 if (cpu->num_cores == 0) {
200 cpu->mask = cpu_mask();
201 cpu->num_cores = cpu_numcores();
202 }
203
204 return 0;
205}
206
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530207/*
208 * Initializes on-chip ethernet controllers.
209 * to override, implement board_eth_init()
210 */
211int cpu_eth_init(bd_t *bis)
212{
213#if defined(CONFIG_ETHER_ON_FCC)
214 fec_initialize(bis);
215#endif
216
217#if defined(CONFIG_UEC_ETH)
218 uec_standard_init(bis);
219#endif
220
221#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
222 tsec_standard_init(bis);
223#endif
224
Kumar Galac916d7c2011-04-13 08:37:44 -0500225#ifdef CONFIG_FMAN_ENET
226 fm_standard_init(bis);
227#endif
Poonam Aggrwal18bacc22009-07-31 12:07:45 +0530228 return 0;
229}