blob: 2a905252560d928ede04d975c695f90829387e2d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew4a442d32007-08-16 19:23:50 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew4a442d32007-08-16 19:23:50 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5235EVB_H
14#define _M5235EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew4a442d32007-08-16 19:23:50 -050020
TsiChungLiew4a442d32007-08-16 19:23:50 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew4a442d32007-08-16 19:23:50 -050023
24#undef CONFIG_WATCHDOG
25#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
26
27/*
28 * BOOTP options
29 */
30#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew4a442d32007-08-16 19:23:50 -050031
TsiChungLiew4a442d32007-08-16 19:23:50 -050032#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050033# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034# define CONFIG_SYS_DISCOVER_PHY
35# define CONFIG_SYS_RX_ETH_BUFFER 8
36# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
38# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew4a442d32007-08-16 19:23:50 -050039# define FECDUPLEX FULL
40# define FECSPEED _100BASET
41# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew4a442d32007-08-16 19:23:50 -050044# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew4a442d32007-08-16 19:23:50 -050046#endif
47
48/* Timer */
49#define CONFIG_MCFTMR
TsiChungLiew4a442d32007-08-16 19:23:50 -050050
51/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020052#define CONFIG_SYS_I2C
53#define CONFIG_SYS_i2C_FSL
54#define CONFIG_SYS_FSL_I2C_SPEED 80000
55#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
56#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
58#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
59#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
60#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiew4a442d32007-08-16 19:23:50 -050061
62/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
TsiChungLiew4a442d32007-08-16 19:23:50 -050063#define CONFIG_BOOTFILE "u-boot.bin"
64#ifdef CONFIG_MCFFEC
TsiChungLiew4a442d32007-08-16 19:23:50 -050065# define CONFIG_IPADDR 192.162.1.2
66# define CONFIG_NETMASK 255.255.255.0
67# define CONFIG_SERVERIP 192.162.1.1
68# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew4a442d32007-08-16 19:23:50 -050069#endif /* FEC_ENET */
70
Mario Six5bc05432018-03-28 14:38:20 +020071#define CONFIG_HOSTNAME "M5235EVB"
TsiChungLiew4a442d32007-08-16 19:23:50 -050072#define CONFIG_EXTRA_ENV_SETTINGS \
73 "netdev=eth0\0" \
74 "loadaddr=10000\0" \
75 "u-boot=u-boot.bin\0" \
76 "load=tftp ${loadaddr) ${u-boot}\0" \
77 "upd=run load; run prog\0" \
78 "prog=prot off ffe00000 ffe3ffff;" \
79 "era ffe00000 ffe3ffff;" \
80 "cp.b ${loadaddr} ffe00000 ${filesize};"\
81 "save\0" \
82 ""
83
84#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew4a442d32007-08-16 19:23:50 -050085
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000)
TsiChungLiew4a442d32007-08-16 19:23:50 -050087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_CLK 75000000
89#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew4a442d32007-08-16 19:23:50 -050090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiew4a442d32007-08-16 19:23:50 -050092
93/*
94 * Low Level Configuration Settings
95 * (address mappings, register initial values, etc.)
96 * You should know what you are doing if you make changes here.
97 */
98/*-----------------------------------------------------------------------
99 * Definitions for initial stack pointer and data area (in DPRAM)
100 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200102#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200104#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew4a442d32007-08-16 19:23:50 -0500106
107/*-----------------------------------------------------------------------
108 * Start addresses for the final memory configuration
109 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew4a442d32007-08-16 19:23:50 -0500111 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
116#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
119#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
122#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500123
124/*
125 * For booting Linux, the board info and command line data
126 * have to be in the first 8 MB of memory, since this is
127 * the maximum mapped by the Linux kernel during initialization ??
128 */
129/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000131#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500132
133/*-----------------------------------------------------------------------
134 * FLASH organization
135 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500138#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500140#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500142#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
144# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500145#endif
146
TsiChung Liew012522f2008-10-21 10:03:07 +0000147#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500148
149/* Configuration for environment
150 * Environment is embedded in u-boot in the second sector of the flash
151 */
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200152
153#define LDS_BOARD_TEXT \
154 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -0600155 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200156
TsiChungLiew4a442d32007-08-16 19:23:50 -0500157/*-----------------------------------------------------------------------
158 * Cache Configuration
159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew4a442d32007-08-16 19:23:50 -0500161
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600162#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200163 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600164#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200165 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600166#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
167#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
168 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
169 CF_ACR_EN | CF_ACR_SM_ALL)
170#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
171 CF_CACR_CEIB | CF_CACR_DCM | \
172 CF_CACR_EUSP)
173
TsiChungLiew4a442d32007-08-16 19:23:50 -0500174/*-----------------------------------------------------------------------
175 * Chipselect bank definitions
176 */
177/*
178 * CS0 - NOR Flash 1, 2, 4, or 8MB
179 * CS1 - Available
180 * CS2 - Available
181 * CS3 - Available
182 * CS4 - Available
183 * CS5 - Available
184 * CS6 - Available
185 * CS7 - Available
186 */
187#ifdef NORFLASH_PS32BIT
TsiChung Liew012522f2008-10-21 10:03:07 +0000188# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000190# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiew4a442d32007-08-16 19:23:50 -0500191#else
TsiChung Liew012522f2008-10-21 10:03:07 +0000192# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000194# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew4a442d32007-08-16 19:23:50 -0500195#endif
196
197#endif /* _M5329EVB_H */