blob: 410ec80618f5890e1606863ff60d3826f7991416 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5095ee02014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5095ee02014-09-08 14:08:45 +02004 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02007
Pavel Machek5095ee02014-09-08 14:08:45 +02008/*
9 * High level configuration
10 */
Pavel Machek5095ee02014-09-08 14:08:45 +020011#define CONFIG_CLOCKS
12
Pavel Machek5095ee02014-09-08 14:08:45 +020013#define CONFIG_TIMESTAMP /* Print image info with timestamp */
14
15/*
16 * Memory configurations
17 */
Pavel Machek5095ee02014-09-08 14:08:45 +020018#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010019#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020020#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
21#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan1b259402017-04-26 02:44:46 +080022#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5095ee02014-09-08 14:08:45 +020023#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Ley Foon Tan4f17f292020-03-06 16:55:19 +080024#define CONFIG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE
Ley Foon Tan1b259402017-04-26 02:44:46 +080025#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
26#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
Simon Goldschmidt4399e482019-04-09 21:02:04 +020027/* SPL memory allocation configuration, this is for FAT implementation */
28#ifndef CONFIG_SYS_SPL_MALLOC_SIZE
29#define CONFIG_SYS_SPL_MALLOC_SIZE 0x10000
30#endif
Ley Foon Tan4f17f292020-03-06 16:55:19 +080031#define CONFIG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \
32 CONFIG_SYS_SPL_MALLOC_SIZE)
Simon Goldschmidt4399e482019-04-09 21:02:04 +020033#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_ADDR + \
34 CONFIG_SYS_INIT_RAM_SIZE)
Ley Foon Tan1b259402017-04-26 02:44:46 +080035#endif
Stefan Roesef457c522018-10-30 10:00:22 +010036
37/*
38 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
39 * SRAM as bootcounter storage. Make sure to not put the stack directly
40 * at this address to not overwrite the bootcounter by checking, if the
41 * bootcounter address is located in the internal SRAM.
42 */
43#if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
44 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
45 CONFIG_SYS_INIT_RAM_SIZE)))
Simon Goldschmidt4399e482019-04-09 21:02:04 +020046#define CONFIG_SPL_STACK CONFIG_SYS_BOOTCOUNT_ADDR
Stefan Roesef457c522018-10-30 10:00:22 +010047#else
Simon Goldschmidt4399e482019-04-09 21:02:04 +020048#define CONFIG_SPL_STACK \
Marek Vasut768f23d2018-04-26 22:23:05 +020049 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Stefan Roesef457c522018-10-30 10:00:22 +010050#endif
Pavel Machek5095ee02014-09-08 14:08:45 +020051
Simon Goldschmidt4399e482019-04-09 21:02:04 +020052/*
53 * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc
54 * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage
55 * in U-Boot pre-reloc is higher than in SPL.
56 */
57#if defined(CONFIG_SPL_STACK_R_ADDR) && CONFIG_SPL_STACK_R_ADDR
58#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK_R_ADDR
59#else
60#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK
61#endif
62
Pavel Machek5095ee02014-09-08 14:08:45 +020063#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5095ee02014-09-08 14:08:45 +020064
65/*
66 * U-Boot general configurations
67 */
Pavel Machek5095ee02014-09-08 14:08:45 +020068#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020069 /* Print buffer size */
70#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
71#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
72 /* Boot argument buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020073
74/*
75 * Cache
76 */
Pavel Machek5095ee02014-09-08 14:08:45 +020077#define CONFIG_SYS_L2_PL310
78#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
79
80/*
81 * Ethernet on SoC (EMAC)
82 */
Marek Vasutf7917322018-04-23 01:26:10 +020083#ifdef CONFIG_CMD_NET
Pavel Machek5095ee02014-09-08 14:08:45 +020084#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek5095ee02014-09-08 14:08:45 +020085#endif
86
87/*
88 * FPGA Driver
89 */
90#ifdef CONFIG_CMD_FPGA
Pavel Machek5095ee02014-09-08 14:08:45 +020091#define CONFIG_FPGA_COUNT 1
92#endif
Tien Fong Chee9af91b72017-07-26 13:05:44 +080093
Pavel Machek5095ee02014-09-08 14:08:45 +020094/*
95 * L4 OSC1 Timer 0
96 */
Marek Vasut331c3722018-08-18 16:00:31 +020097#ifndef CONFIG_TIMER
Pavel Machek5095ee02014-09-08 14:08:45 +020098#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
99#define CONFIG_SYS_TIMER_COUNTS_DOWN
100#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Marek Vasutc808ab42020-02-15 14:10:02 +0100101#ifndef CONFIG_SYS_TIMER_RATE
Pavel Machek5095ee02014-09-08 14:08:45 +0200102#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasut331c3722018-08-18 16:00:31 +0200103#endif
Marek Vasutc808ab42020-02-15 14:10:02 +0100104#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200105
106/*
107 * L4 Watchdog
108 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200109#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
110#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Pavel Machek5095ee02014-09-08 14:08:45 +0200111
112/*
113 * MMC Driver
114 */
115#ifdef CONFIG_CMD_MMC
Pavel Machek5095ee02014-09-08 14:08:45 +0200116/* FIXME */
117/* using smaller max blk cnt to avoid flooding the limited stack we have */
118#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
119#endif
120
Stefan Roese7fb0f592014-11-07 12:37:52 +0100121/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100122 * NAND Support
123 */
124#ifdef CONFIG_NAND_DENALI
Marek Vasut85f748a2020-02-15 14:10:09 +0100125#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
Marek Vasutc339ea52015-12-20 04:00:46 +0100126#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasutc339ea52015-12-20 04:00:46 +0100127#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasutc339ea52015-12-20 04:00:46 +0100128#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
129#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasutc339ea52015-12-20 04:00:46 +0100130#endif
131
132/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100133 * QSPI support
134 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100135/* QSPI reference clock */
136#ifndef __ASSEMBLY__
137unsigned int cm_get_qspi_controller_clk_hz(void);
138#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
139#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100140
Marek Vasut0c745d02015-08-19 23:23:53 +0200141/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200142 * USB
143 */
Marek Vasut20cadbb2014-10-24 23:34:25 +0200144
145/*
Marek Vasut0223a952014-11-04 04:25:09 +0100146 * USB Gadget (DFU, UMS)
147 */
148#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut55ce55f2016-10-29 21:15:56 +0200149#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut0223a952014-11-04 04:25:09 +0100150#define DFU_DEFAULT_POLL_TIMEOUT 300
151
152/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300153#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
154#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100155#endif
156
157/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200158 * U-Boot environment
159 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200160
Chin Liang See79cc48e2015-12-21 21:02:45 +0800161/* Environment for SDMMC boot */
Tom Rinia09fea12019-11-18 20:02:10 -0500162#if defined(CONFIG_ENV_IS_IN_MMC)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700163#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
Chin Liang See79cc48e2015-12-21 21:02:45 +0800164#endif
165
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800166/* Environment for QSPI boot */
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800167
Pavel Machek5095ee02014-09-08 14:08:45 +0200168/*
169 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200170 *
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800171 * SRAM Memory layout for gen 5:
Marek Vasut34584d12014-10-16 12:25:40 +0200172 *
173 * 0xFFFF_0000 ...... Start of SRAM
174 * 0xFFFF_xxxx ...... Top of stack (grows down)
Simon Goldschmidt798baf72019-04-09 21:02:03 +0200175 * 0xFFFF_yyyy ...... Global Data
176 * 0xFFFF_zzzz ...... Malloc area
177 * 0xFFFF_FFFF ...... End of SRAM
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800178 *
179 * SRAM Memory layout for Arria 10:
180 * 0xFFE0_0000 ...... Start of SRAM (bottom)
181 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
182 * 0xFFEy_yyyy ...... Global Data
183 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
184 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5095ee02014-09-08 14:08:45 +0200185 */
Simon Goldschmidt92a47452019-03-15 20:44:32 +0100186#ifndef CONFIG_SPL_TEXT_BASE
Ley Foon Tan1b259402017-04-26 02:44:46 +0800187#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Simon Goldschmidt92a47452019-03-15 20:44:32 +0100188#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200189
Marek Vasutd3f34e72015-07-10 00:04:23 +0200190/* SPL SDMMC boot support */
191#ifdef CONFIG_SPL_MMC_SUPPORT
Tien Fong Cheef4b40922019-01-23 14:20:05 +0800192#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Dalon Westergreen998f7cb2019-08-07 10:37:36 -0700193#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Dalon Westergreen451e8242017-04-13 07:30:29 -0700194#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
195#endif
196#else
197#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
198#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasutd3f34e72015-07-10 00:04:23 +0200199#endif
200#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200201
Marek Vasut346d6f52015-07-21 07:50:03 +0200202/* SPL QSPI boot support */
Marek Vasut346d6f52015-07-21 07:50:03 +0200203
Marek Vasutc339ea52015-12-20 04:00:46 +0100204/* SPL NAND boot support */
205#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasutbd6363a2018-05-08 18:44:43 +0200206#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Marek Vasutc339ea52015-12-20 04:00:46 +0100207#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
Marek Vasutbd6363a2018-05-08 18:44:43 +0200208#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
209#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x100000
210#endif
Marek Vasutc339ea52015-12-20 04:00:46 +0100211#endif
212
Dalon Westergreen451e8242017-04-13 07:30:29 -0700213/* Extra Environment */
214#ifndef CONFIG_SPL_BUILD
Dalon Westergreen451e8242017-04-13 07:30:29 -0700215
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100216#ifdef CONFIG_CMD_DHCP
217#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
218#else
219#define BOOT_TARGET_DEVICES_DHCP(func)
220#endif
221
Joe Hershberger86271b32018-04-13 15:26:40 -0500222#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700223#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
224#else
225#define BOOT_TARGET_DEVICES_PXE(func)
226#endif
227
228#ifdef CONFIG_CMD_MMC
229#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
230#else
231#define BOOT_TARGET_DEVICES_MMC(func)
232#endif
233
234#define BOOT_TARGET_DEVICES(func) \
235 BOOT_TARGET_DEVICES_MMC(func) \
236 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100237 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700238
239#include <config_distro_bootcmd.h>
240
241#ifndef CONFIG_EXTRA_ENV_SETTINGS
242#define CONFIG_EXTRA_ENV_SETTINGS \
243 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
244 "bootm_size=0xa000000\0" \
245 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
246 "fdt_addr_r=0x02000000\0" \
247 "scriptaddr=0x02100000\0" \
248 "pxefile_addr_r=0x02200000\0" \
249 "ramdisk_addr_r=0x02300000\0" \
Simon Goldschmidt4b2e32e2019-03-01 20:12:31 +0100250 "socfpga_legacy_reset_compat=1\0" \
Dalon Westergreen451e8242017-04-13 07:30:29 -0700251 BOOTENV
252
253#endif
254#endif
255
Dinh Nguyen48275c92015-12-03 16:05:59 -0600256#endif /* __CONFIG_SOCFPGA_COMMON_H__ */