blob: 7bd46c41dfc84d2cfadac574ebaed1ff7cc132f3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080022
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023/* support deep sleep */
York Sune5d5f5a2016-11-18 13:01:34 -080024#ifdef CONFIG_ARCH_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080026#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080027
28#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu48c6f322014-11-24 17:11:56 +080029#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080030#define CONFIG_SPL_PAD_TO 0x40000
31#define CONFIG_SPL_MAX_SIZE 0x28000
32#define RESET_VECTOR_OFFSET 0x27FFC
33#define BOOT_PAGE_OFFSET 0x27000
34#ifdef CONFIG_SPL_BUILD
35#define CONFIG_SPL_SKIP_RELOCATE
36#define CONFIG_SPL_COMMON_INIT_DDR
37#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080038#endif
39
Miquel Raynal88718be2019-10-03 19:50:03 +020040#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080041#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080042#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
43#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080044#endif
45
46#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080047#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080048#define CONFIG_SPL_SPI_FLASH_MINIMAL
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080050#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080052#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080053#ifndef CONFIG_SPL_BUILD
54#define CONFIG_SYS_MPC85XX_NO_RESETVEC
55#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080056#endif
57
58#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080059#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080060#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080061#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080063#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080064#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080067#endif
68
69#endif /* CONFIG_RAMBOOT_PBL */
70
Shengzhou Liu48c6f322014-11-24 17:11:56 +080071#ifndef CONFIG_RESET_VECTOR_ADDRESS
72#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
73#endif
74
Shengzhou Liu48c6f322014-11-24 17:11:56 +080075/* PCIe Boot - Master */
76#define CONFIG_SRIO_PCIE_BOOT_MASTER
77/*
78 * for slave u-boot IMAGE instored in master memory space,
79 * PHYS must be aligned based on the SIZE
80 */
81#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
82#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
83#ifdef CONFIG_PHYS_64BIT
84#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
85#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
86#else
87#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
88#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
89#endif
90/*
91 * for slave UCODE and ENV instored in master memory space,
92 * PHYS must be aligned based on the SIZE
93 */
94#ifdef CONFIG_PHYS_64BIT
95#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
96#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
97#else
98#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
99#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
100#endif
101#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
102/* slave core release by master*/
103#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
104#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
105
106/* PCIe Boot - Slave */
107#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
108#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
109#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
110 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
111/* Set 1M boot space for PCIe boot */
112#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
113#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
114 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
115#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800116#endif
117
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800118#ifndef __ASSEMBLY__
119unsigned long get_board_sys_clk(void);
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800120#endif
121
122#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800123
124/*
125 * These can be toggled for performance analysis, otherwise use default.
126 */
127#define CONFIG_SYS_CACHE_STASHING
128#define CONFIG_BACKSIDE_L2_CACHE
129#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
130#define CONFIG_BTB /* toggle branch predition */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800131#ifdef CONFIG_DDR_ECC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800132#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
133#endif
134
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800135/*
136 * Config the L3 Cache as L3 SRAM
137 */
138#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
139#define CONFIG_SYS_L3_SIZE (256 << 10)
140#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500141#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800142#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
143#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
144#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800145
146#ifdef CONFIG_PHYS_64BIT
147#define CONFIG_SYS_DCSRBAR 0xf0000000
148#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
149#endif
150
151/* EEPROM */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800152#define CONFIG_SYS_I2C_EEPROM_NXID
153#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800154
155/*
156 * DDR Setup
157 */
158#define CONFIG_VERY_BIG_RAM
159#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
160#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
161#define CONFIG_DIMM_SLOTS_PER_CTLR 1
162#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sun960286b2016-12-28 08:43:34 -0800163#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800164#define CONFIG_SYS_SPD_BUS_NUM 0
165#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800166#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800167#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800168#define CONFIG_SYS_DDR_RAW_TIMING
169#define CONFIG_SYS_SDRAM_SIZE 2048
170#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800171
172/*
173 * IFC Definitions
174 */
175#define CONFIG_SYS_FLASH_BASE 0xe8000000
176#ifdef CONFIG_PHYS_64BIT
177#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
178#else
179#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
180#endif
181
182#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
183#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
184 CSPR_PORT_SIZE_16 | \
185 CSPR_MSEL_NOR | \
186 CSPR_V)
187#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
188
189/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800190#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800191#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800192#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800193#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800194 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
195#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800196#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
197 FTIM0_NOR_TEADC(0x5) | \
198 FTIM0_NOR_TEAHC(0x5))
199#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
200 FTIM1_NOR_TRAD_NOR(0x1A) |\
201 FTIM1_NOR_TSEQRAD_NOR(0x13))
202#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
203 FTIM2_NOR_TCH(0x4) | \
204 FTIM2_NOR_TWPH(0x0E) | \
205 FTIM2_NOR_TWP(0x1c))
206#define CONFIG_SYS_NOR_FTIM3 0x0
207
208#define CONFIG_SYS_FLASH_QUIET_TEST
209#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
210
211#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
212#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
213#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
215
216#define CONFIG_SYS_FLASH_EMPTY_INFO
217#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
218
York Sun960286b2016-12-28 08:43:34 -0800219#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800220/* CPLD on IFC */
221#define CONFIG_SYS_CPLD_BASE 0xffdf0000
222#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
223#define CONFIG_SYS_CSPR2_EXT (0xf)
224#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
225 | CSPR_PORT_SIZE_8 \
226 | CSPR_MSEL_GPCM \
227 | CSPR_V)
228#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
229#define CONFIG_SYS_CSOR2 0x0
230
231/* CPLD Timing parameters for IFC CS2 */
232#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
233 FTIM0_GPCM_TEADC(0x0e) | \
234 FTIM0_GPCM_TEAHC(0x0e))
235#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
236 FTIM1_GPCM_TRAD(0x1f))
237#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
238 FTIM2_GPCM_TCH(0x8) | \
239 FTIM2_GPCM_TWP(0x1f))
240#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800241#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800242
243/* NAND Flash on IFC */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800244#define CONFIG_SYS_NAND_BASE 0xff800000
245#ifdef CONFIG_PHYS_64BIT
246#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
247#else
248#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
249#endif
250#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
251#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
252 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
253 | CSPR_MSEL_NAND /* MSEL = NAND */ \
254 | CSPR_V)
255#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
256
York Sun960286b2016-12-28 08:43:34 -0800257#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800258#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
259 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
260 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
261 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
262 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
263 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
264 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun90824052016-12-28 08:43:33 -0800265#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530266#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
267 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
268 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800269 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
270 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
271 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
272 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800273#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800274
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800275/* ONFI NAND Flash mode0 Timing Params */
276#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
277 FTIM0_NAND_TWP(0x18) | \
278 FTIM0_NAND_TWCHT(0x07) | \
279 FTIM0_NAND_TWH(0x0a))
280#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
281 FTIM1_NAND_TWBE(0x39) | \
282 FTIM1_NAND_TRR(0x0e) | \
283 FTIM1_NAND_TRP(0x18))
284#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
285 FTIM2_NAND_TREH(0x0a) | \
286 FTIM2_NAND_TWHRE(0x1e))
287#define CONFIG_SYS_NAND_FTIM3 0x0
288
289#define CONFIG_SYS_NAND_DDR_LAW 11
290#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
291#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800292
Miquel Raynal88718be2019-10-03 19:50:03 +0200293#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800294#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
295#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
296#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
297#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
298#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
299#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
300#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
301#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
302#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
303#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
304#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
305#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
306#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
307#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
308#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
309#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
310#else
311#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
312#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
313#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
314#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
315#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
316#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
317#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
318#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
319#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
320#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
321#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
322#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
323#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
324#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
325#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
326#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
327#endif
328
329#ifdef CONFIG_SPL_BUILD
330#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
331#else
332#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
333#endif
334
335#if defined(CONFIG_RAMBOOT_PBL)
336#define CONFIG_SYS_RAMBOOT
337#endif
338
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800339#define CONFIG_HWCONFIG
340
341/* define to use L1 as initial stack */
342#define CONFIG_L1_INIT_RAM
343#define CONFIG_SYS_INIT_RAM_LOCK
344#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
345#ifdef CONFIG_PHYS_64BIT
346#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700347#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800348/* The assembler doesn't like typecast */
349#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
350 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
351 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
352#else
York Sunb3142e22015-08-17 13:31:51 -0700353#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800354#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
355#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
356#endif
357#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
358
359#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
360 GENERATED_GBL_DATA_SIZE)
361#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
362
363#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800364
365/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800366#define CONFIG_SYS_NS16550_SERIAL
367#define CONFIG_SYS_NS16550_REG_SIZE 1
368#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
369
370#define CONFIG_SYS_BAUDRATE_TABLE \
371 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
372
373#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
374#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
375#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
376#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800377
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800378/* Video */
379#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
380#ifdef CONFIG_FSL_DIU_FB
381#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800382#define CONFIG_VIDEO_LOGO
383#define CONFIG_VIDEO_BMP_LOGO
384#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
385/*
386 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
387 * disable empty flash sector detection, which is I/O-intensive.
388 */
389#undef CONFIG_SYS_FLASH_EMPTY_INFO
390#endif
391
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800392/* I2C */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800393
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800394#define I2C_PCA6408_BUS_NUM 1
395#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800396
397/* I2C bus multiplexer */
398#define I2C_MUX_CH_DEFAULT 0x8
399
400/*
401 * RTC configuration
402 */
403#define RTC
404#define CONFIG_RTC_DS1337 1
405#define CONFIG_SYS_I2C_RTC_ADDR 0x68
406
407/*
408 * eSPI - Enhanced SPI
409 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800410
411/*
412 * General PCIe
413 * Memory space is mapped 1-1, but I/O space must start from 0.
414 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400415#define CONFIG_PCIE1 /* PCIE controller 1 */
416#define CONFIG_PCIE2 /* PCIE controller 2 */
417#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800418
419#ifdef CONFIG_PCI
420/* controller 1, direct to uli, tgtid 3, Base address 20000 */
421#ifdef CONFIG_PCIE1
422#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800423#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800424#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800425#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800426#endif
427
428/* controller 2, Slot 2, tgtid 2, Base address 201000 */
429#ifdef CONFIG_PCIE2
430#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800431#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800432#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800433#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800434#endif
435
436/* controller 3, Slot 1, tgtid 1, Base address 202000 */
437#ifdef CONFIG_PCIE3
438#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800439#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800440#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800441#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800442#endif
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000443
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800444#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800445#endif /* CONFIG_PCI */
446
447/*
448 * USB
449 */
450#define CONFIG_HAS_FSL_DR_USB
451
452#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800453#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800454#endif
455
456/*
457 * SDHC
458 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800459#ifdef CONFIG_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800460#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800461#endif
462
463/* Qman/Bman */
464#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500465#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800466#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
467#ifdef CONFIG_PHYS_64BIT
468#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
469#else
470#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
471#endif
472#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500473#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
474#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
475#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
476#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
477#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
478 CONFIG_SYS_BMAN_CENA_SIZE)
479#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
480#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500481#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800482#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
483#ifdef CONFIG_PHYS_64BIT
484#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
485#else
486#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
487#endif
488#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500489#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
490#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
491#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
492#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
493#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
494 CONFIG_SYS_QMAN_CENA_SIZE)
495#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
496#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800497
498#define CONFIG_SYS_DPAA_FMAN
499
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800500#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
501#endif /* CONFIG_NOBQFMAN */
502
503#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800504#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800505#define RGMII_PHY1_ADDR 0x2
506#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800507#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800508#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800509#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800510#define RGMII_PHY1_ADDR 0x1
511#define SGMII_RTK_PHY_ADDR 0x3
512#define SGMII_AQR_PHY_ADDR 0x2
513#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800514#endif
515
516#ifdef CONFIG_FMAN_ENET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800517#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800518#endif
519
520/*
521 * Dynamic MTD Partition support with mtdparts
522 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800523
524/*
525 * Environment
526 */
527#define CONFIG_LOADS_ECHO /* echo on for serial download */
528#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
529
530/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800531 * Miscellaneous configurable options
532 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800533
534/*
535 * For booting Linux, the board info and command line data
536 * have to be in the first 64 MB of memory, since this is
537 * the maximum mapped by the Linux kernel during initialization.
538 */
539#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
540#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
541
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800542/*
543 * Environment Configuration
544 */
545#define CONFIG_ROOTPATH "/opt/nfsroot"
546#define CONFIG_BOOTFILE "uImage"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800547#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800548#define __USB_PHY_TYPE utmi
549
York Sune5d5f5a2016-11-18 13:01:34 -0800550#ifdef CONFIG_ARCH_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800551#define CONFIG_BOARDNAME t1024rdb
552#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800553#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800554#define CONFIG_BOARDNAME t1023rdb
555#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800556#endif
557
558#define CONFIG_EXTRA_ENV_SETTINGS \
559 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800560 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800561 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
562 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
563 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
564 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
565 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
566 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
567 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
568 "netdev=eth0\0" \
569 "tftpflash=tftpboot $loadaddr $uboot && " \
570 "protect off $ubootaddr +$filesize && " \
571 "erase $ubootaddr +$filesize && " \
572 "cp.b $loadaddr $ubootaddr $filesize && " \
573 "protect on $ubootaddr +$filesize && " \
574 "cmp.b $loadaddr $ubootaddr $filesize\0" \
575 "consoledev=ttyS0\0" \
576 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500577 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800578 "bdev=sda3\0"
579
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800580#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530581
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800582#endif /* __T1024RDB_H */