blob: 115b519546e102bcc21869f466b6f0d95f0f91cf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbelle24ea552014-05-05 14:42:31 +01002/*
3 * (C) Copyright 2007-2011
4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5 * Aaron <leafy.myeh@allwinnertech.com>
6 *
7 * MMC driver for allwinner sunxi platform.
Ian Campbelle24ea552014-05-05 14:42:31 +01008 */
9
10#include <common.h>
Simon Glassdd279182017-07-04 13:31:27 -060011#include <dm.h>
Hans de Goede90641f82015-04-22 17:03:17 +020012#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060013#include <log.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010014#include <malloc.h>
15#include <mmc.h>
Andre Przywarac57572e2019-01-29 15:54:13 +000016#include <clk.h>
17#include <reset.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010018#include <asm/io.h>
19#include <asm/arch/clock.h>
20#include <asm/arch/cpu.h>
Hans de Goedecd821132014-10-02 20:29:26 +020021#include <asm/arch/gpio.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010022#include <asm/arch/mmc.h>
Hans de Goedecd821132014-10-02 20:29:26 +020023#include <asm-generic/gpio.h>
Simon Glassc05ed002020-05-10 11:40:11 -060024#include <linux/delay.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010025
Andre Przywaraf85c0912021-05-05 09:57:47 +010026#ifndef CCM_MMC_CTRL_MODE_SEL_NEW
27#define CCM_MMC_CTRL_MODE_SEL_NEW 0
28#endif
29
Simon Glassdd279182017-07-04 13:31:27 -060030struct sunxi_mmc_plat {
31 struct mmc_config cfg;
32 struct mmc mmc;
33};
34
Simon Glasse3c794e2017-07-04 13:31:23 -060035struct sunxi_mmc_priv {
Ian Campbelle24ea552014-05-05 14:42:31 +010036 unsigned mmc_no;
37 uint32_t *mclkreg;
Ian Campbelle24ea552014-05-05 14:42:31 +010038 unsigned fatal_err;
Simon Glassdd279182017-07-04 13:31:27 -060039 struct gpio_desc cd_gpio; /* Change Detect GPIO */
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +010040 int cd_inverted; /* Inverted Card Detect */
Ian Campbelle24ea552014-05-05 14:42:31 +010041 struct sunxi_mmc *reg;
42 struct mmc_config cfg;
43};
44
Simon Glassdd279182017-07-04 13:31:27 -060045#if !CONFIG_IS_ENABLED(DM_MMC)
Ian Campbelle24ea552014-05-05 14:42:31 +010046/* support 4 mmc hosts */
Simon Glasse3c794e2017-07-04 13:31:23 -060047struct sunxi_mmc_priv mmc_host[4];
Ian Campbelle24ea552014-05-05 14:42:31 +010048
Hans de Goede967325f2014-10-31 16:55:02 +010049static int sunxi_mmc_getcd_gpio(int sdc_no)
50{
51 switch (sdc_no) {
52 case 0: return sunxi_name_to_gpio(CONFIG_MMC0_CD_PIN);
53 case 1: return sunxi_name_to_gpio(CONFIG_MMC1_CD_PIN);
54 case 2: return sunxi_name_to_gpio(CONFIG_MMC2_CD_PIN);
55 case 3: return sunxi_name_to_gpio(CONFIG_MMC3_CD_PIN);
56 }
Hans de Goede90641f82015-04-22 17:03:17 +020057 return -EINVAL;
Hans de Goede967325f2014-10-31 16:55:02 +010058}
59
Ian Campbelle24ea552014-05-05 14:42:31 +010060static int mmc_resource_init(int sdc_no)
61{
Simon Glass3f5af122017-07-04 13:31:24 -060062 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
Ian Campbelle24ea552014-05-05 14:42:31 +010063 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede967325f2014-10-31 16:55:02 +010064 int cd_pin, ret = 0;
Ian Campbelle24ea552014-05-05 14:42:31 +010065
66 debug("init mmc %d resource\n", sdc_no);
67
68 switch (sdc_no) {
69 case 0:
Simon Glass3f5af122017-07-04 13:31:24 -060070 priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE;
71 priv->mclkreg = &ccm->sd0_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010072 break;
73 case 1:
Simon Glass3f5af122017-07-04 13:31:24 -060074 priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE;
75 priv->mclkreg = &ccm->sd1_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010076 break;
77 case 2:
Simon Glass3f5af122017-07-04 13:31:24 -060078 priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE;
79 priv->mclkreg = &ccm->sd2_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010080 break;
Icenowy Zheng42956f12018-07-21 16:20:29 +080081#ifdef SUNXI_MMC3_BASE
Ian Campbelle24ea552014-05-05 14:42:31 +010082 case 3:
Simon Glass3f5af122017-07-04 13:31:24 -060083 priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE;
84 priv->mclkreg = &ccm->sd3_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010085 break;
Icenowy Zheng42956f12018-07-21 16:20:29 +080086#endif
Ian Campbelle24ea552014-05-05 14:42:31 +010087 default:
88 printf("Wrong mmc number %d\n", sdc_no);
89 return -1;
90 }
Simon Glass3f5af122017-07-04 13:31:24 -060091 priv->mmc_no = sdc_no;
Ian Campbelle24ea552014-05-05 14:42:31 +010092
Hans de Goede967325f2014-10-31 16:55:02 +010093 cd_pin = sunxi_mmc_getcd_gpio(sdc_no);
Hans de Goede90641f82015-04-22 17:03:17 +020094 if (cd_pin >= 0) {
Hans de Goede967325f2014-10-31 16:55:02 +010095 ret = gpio_request(cd_pin, "mmc_cd");
Hans de Goede1c09fa32015-05-30 16:39:10 +020096 if (!ret) {
97 sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
Axel Linb0c4ae12014-12-20 11:41:25 +080098 ret = gpio_direction_input(cd_pin);
Hans de Goede1c09fa32015-05-30 16:39:10 +020099 }
Axel Linb0c4ae12014-12-20 11:41:25 +0800100 }
Hans de Goede967325f2014-10-31 16:55:02 +0100101
102 return ret;
Ian Campbelle24ea552014-05-05 14:42:31 +0100103}
Simon Glassdd279182017-07-04 13:31:27 -0600104#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100105
Andre Przywarab5dd39c2021-05-05 10:06:24 +0100106/*
107 * All A64 and later MMC controllers feature auto-calibration. This would
108 * normally be detected via the compatible string, but we need something
109 * which works in the SPL as well.
110 */
111static bool sunxi_mmc_can_calibrate(void)
112{
113 return IS_ENABLED(CONFIG_MACH_SUN50I) ||
114 IS_ENABLED(CONFIG_MACH_SUN50I_H5) ||
115 IS_ENABLED(CONFIG_SUN50I_GEN_H6) ||
116 IS_ENABLED(CONFIG_MACH_SUN8I_R40);
117}
118
Simon Glass3f5af122017-07-04 13:31:24 -0600119static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz)
Hans de Goedefc3a8322014-12-07 20:55:10 +0100120{
121 unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly;
Andre Przywaraf85c0912021-05-05 09:57:47 +0100122 bool new_mode = IS_ENABLED(CONFIG_MMC_SUNXI_HAS_NEW_MODE);
Maxime Ripardde9b1772017-08-23 12:03:41 +0200123 u32 val = 0;
124
Vasily Khoruzhick0e21a2f2018-11-09 20:41:46 -0800125 /* A83T support new mode only on eMMC */
126 if (IS_ENABLED(CONFIG_MACH_SUN8I_A83T) && priv->mmc_no != 2)
127 new_mode = false;
Maxime Ripardde9b1772017-08-23 12:03:41 +0200128
Hans de Goedefc3a8322014-12-07 20:55:10 +0100129 if (hz <= 24000000) {
130 pll = CCM_MMC_CTRL_OSCM24;
131 pll_hz = 24000000;
132 } else {
Hans de Goededaf22632015-01-14 19:05:03 +0100133#ifdef CONFIG_MACH_SUN9I
134 pll = CCM_MMC_CTRL_PLL_PERIPH0;
135 pll_hz = clock_get_pll4_periph0();
136#else
Andre Przywara937ee312021-05-05 09:57:47 +0100137 /*
138 * SoCs since the A64 (H5, H6, H616) actually use the doubled
139 * rate of PLL6/PERIPH0 as an input clock, but compensate for
140 * that with a fixed post-divider of 2 in the mod clock.
141 * This cancels each other out, so for simplicity we just
142 * pretend it's always PLL6 without a post divider here.
143 */
Hans de Goedefc3a8322014-12-07 20:55:10 +0100144 pll = CCM_MMC_CTRL_PLL6;
145 pll_hz = clock_get_pll6();
Hans de Goededaf22632015-01-14 19:05:03 +0100146#endif
Hans de Goedefc3a8322014-12-07 20:55:10 +0100147 }
148
149 div = pll_hz / hz;
150 if (pll_hz % hz)
151 div++;
152
153 n = 0;
154 while (div > 16) {
155 n++;
156 div = (div + 1) / 2;
157 }
158
159 if (n > 3) {
Simon Glass3f5af122017-07-04 13:31:24 -0600160 printf("mmc %u error cannot set clock to %u\n", priv->mmc_no,
161 hz);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100162 return -1;
163 }
164
165 /* determine delays */
166 if (hz <= 400000) {
167 oclk_dly = 0;
Hans de Goedebe909742015-09-23 16:13:10 +0200168 sclk_dly = 0;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100169 } else if (hz <= 25000000) {
170 oclk_dly = 0;
171 sclk_dly = 5;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100172 } else {
Andre Przywaraf4826fb2020-12-18 22:02:11 +0000173 if (IS_ENABLED(CONFIG_MACH_SUN9I)) {
174 if (hz <= 52000000)
175 oclk_dly = 5;
176 else
177 oclk_dly = 2;
178 } else {
179 if (hz <= 52000000)
180 oclk_dly = 3;
181 else
182 oclk_dly = 1;
183 }
Hans de Goedefc3a8322014-12-07 20:55:10 +0100184 sclk_dly = 4;
185 }
186
Maxime Ripardde9b1772017-08-23 12:03:41 +0200187 if (new_mode) {
Andre Przywaraf85c0912021-05-05 09:57:47 +0100188 val |= CCM_MMC_CTRL_MODE_SEL_NEW;
Chen-Yu Tsai8a647fc2017-08-31 21:57:48 +0800189 setbits_le32(&priv->reg->ntsr, SUNXI_MMC_NTSR_MODE_SEL_NEW);
Andre Przywarab5dd39c2021-05-05 10:06:24 +0100190 }
191
192 if (!sunxi_mmc_can_calibrate()) {
Vasily Khoruzhick20940ef2018-11-05 20:24:28 -0800193 /*
194 * Use hardcoded delay values if controller doesn't support
195 * calibration
196 */
Maxime Ripardde9b1772017-08-23 12:03:41 +0200197 val = CCM_MMC_CTRL_OCLK_DLY(oclk_dly) |
198 CCM_MMC_CTRL_SCLK_DLY(sclk_dly);
199 }
200
201 writel(CCM_MMC_CTRL_ENABLE| pll | CCM_MMC_CTRL_N(n) |
202 CCM_MMC_CTRL_M(div) | val, priv->mclkreg);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100203
204 debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n",
Simon Glass3f5af122017-07-04 13:31:24 -0600205 priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100206
207 return 0;
208}
209
Simon Glass034e2262017-07-04 13:31:25 -0600210static int mmc_update_clk(struct sunxi_mmc_priv *priv)
Ian Campbelle24ea552014-05-05 14:42:31 +0100211{
Ian Campbelle24ea552014-05-05 14:42:31 +0100212 unsigned int cmd;
213 unsigned timeout_msecs = 2000;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100214 unsigned long start = get_timer(0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100215
216 cmd = SUNXI_MMC_CMD_START |
217 SUNXI_MMC_CMD_UPCLK_ONLY |
218 SUNXI_MMC_CMD_WAIT_PRE_OVER;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100219
Simon Glass3f5af122017-07-04 13:31:24 -0600220 writel(cmd, &priv->reg->cmd);
221 while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) {
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100222 if (get_timer(start) > timeout_msecs)
Ian Campbelle24ea552014-05-05 14:42:31 +0100223 return -1;
Ian Campbelle24ea552014-05-05 14:42:31 +0100224 }
225
226 /* clock update sets various irq status bits, clear these */
Simon Glass3f5af122017-07-04 13:31:24 -0600227 writel(readl(&priv->reg->rint), &priv->reg->rint);
Ian Campbelle24ea552014-05-05 14:42:31 +0100228
229 return 0;
230}
231
Simon Glass034e2262017-07-04 13:31:25 -0600232static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc)
Ian Campbelle24ea552014-05-05 14:42:31 +0100233{
Simon Glass3f5af122017-07-04 13:31:24 -0600234 unsigned rval = readl(&priv->reg->clkcr);
Ian Campbelle24ea552014-05-05 14:42:31 +0100235
236 /* Disable Clock */
237 rval &= ~SUNXI_MMC_CLK_ENABLE;
Simon Glass3f5af122017-07-04 13:31:24 -0600238 writel(rval, &priv->reg->clkcr);
Simon Glass034e2262017-07-04 13:31:25 -0600239 if (mmc_update_clk(priv))
Ian Campbelle24ea552014-05-05 14:42:31 +0100240 return -1;
241
Hans de Goedefc3a8322014-12-07 20:55:10 +0100242 /* Set mod_clk to new rate */
Simon Glass3f5af122017-07-04 13:31:24 -0600243 if (mmc_set_mod_clk(priv, mmc->clock))
Ian Campbelle24ea552014-05-05 14:42:31 +0100244 return -1;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100245
246 /* Clear internal divider */
247 rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK;
Simon Glass3f5af122017-07-04 13:31:24 -0600248 writel(rval, &priv->reg->clkcr);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100249
Andre Przywarab5dd39c2021-05-05 10:06:24 +0100250#if defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6)
Vasily Khoruzhick20940ef2018-11-05 20:24:28 -0800251 /* A64 supports calibration of delays on MMC controller and we
252 * have to set delay of zero before starting calibration.
253 * Allwinner BSP driver sets a delay only in the case of
254 * using HS400 which is not supported by mainline U-Boot or
255 * Linux at the moment
256 */
Andre Przywarab5dd39c2021-05-05 10:06:24 +0100257 if (sunxi_mmc_can_calibrate())
258 writel(SUNXI_MMC_CAL_DL_SW_EN, &priv->reg->samp_dl);
Vasily Khoruzhick20940ef2018-11-05 20:24:28 -0800259#endif
260
Ian Campbelle24ea552014-05-05 14:42:31 +0100261 /* Re-enable Clock */
262 rval |= SUNXI_MMC_CLK_ENABLE;
Simon Glass3f5af122017-07-04 13:31:24 -0600263 writel(rval, &priv->reg->clkcr);
Simon Glass034e2262017-07-04 13:31:25 -0600264 if (mmc_update_clk(priv))
Ian Campbelle24ea552014-05-05 14:42:31 +0100265 return -1;
266
267 return 0;
268}
269
Simon Glass034e2262017-07-04 13:31:25 -0600270static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv,
271 struct mmc *mmc)
Ian Campbelle24ea552014-05-05 14:42:31 +0100272{
Hans de Goedefc3a8322014-12-07 20:55:10 +0100273 debug("set ios: bus_width: %x, clock: %d\n",
274 mmc->bus_width, mmc->clock);
Ian Campbelle24ea552014-05-05 14:42:31 +0100275
276 /* Change clock first */
Simon Glass034e2262017-07-04 13:31:25 -0600277 if (mmc->clock && mmc_config_clock(priv, mmc) != 0) {
Simon Glass3f5af122017-07-04 13:31:24 -0600278 priv->fatal_err = 1;
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900279 return -EINVAL;
Ian Campbelle24ea552014-05-05 14:42:31 +0100280 }
281
282 /* Change bus width */
283 if (mmc->bus_width == 8)
Simon Glass3f5af122017-07-04 13:31:24 -0600284 writel(0x2, &priv->reg->width);
Ian Campbelle24ea552014-05-05 14:42:31 +0100285 else if (mmc->bus_width == 4)
Simon Glass3f5af122017-07-04 13:31:24 -0600286 writel(0x1, &priv->reg->width);
Ian Campbelle24ea552014-05-05 14:42:31 +0100287 else
Simon Glass3f5af122017-07-04 13:31:24 -0600288 writel(0x0, &priv->reg->width);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900289
290 return 0;
Ian Campbelle24ea552014-05-05 14:42:31 +0100291}
292
Simon Glassdd279182017-07-04 13:31:27 -0600293#if !CONFIG_IS_ENABLED(DM_MMC)
Siarhei Siamashka5abdb152015-02-01 00:42:14 +0200294static int sunxi_mmc_core_init(struct mmc *mmc)
Ian Campbelle24ea552014-05-05 14:42:31 +0100295{
Simon Glass3f5af122017-07-04 13:31:24 -0600296 struct sunxi_mmc_priv *priv = mmc->priv;
Ian Campbelle24ea552014-05-05 14:42:31 +0100297
298 /* Reset controller */
Simon Glass3f5af122017-07-04 13:31:24 -0600299 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200300 udelay(1000);
Ian Campbelle24ea552014-05-05 14:42:31 +0100301
302 return 0;
303}
Simon Glassdd279182017-07-04 13:31:27 -0600304#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100305
Simon Glass034e2262017-07-04 13:31:25 -0600306static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc,
307 struct mmc_data *data)
Ian Campbelle24ea552014-05-05 14:42:31 +0100308{
Ian Campbelle24ea552014-05-05 14:42:31 +0100309 const int reading = !!(data->flags & MMC_DATA_READ);
310 const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY :
311 SUNXI_MMC_STATUS_FIFO_FULL;
312 unsigned i;
Ian Campbelle24ea552014-05-05 14:42:31 +0100313 unsigned *buff = (unsigned int *)(reading ? data->dest : data->src);
Andre Przywara9faae542021-05-05 11:33:40 +0100314 unsigned word_cnt = (data->blocksize * data->blocks) >> 2;
315 unsigned timeout_msecs = word_cnt >> 6;
316 uint32_t status;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100317 unsigned long start;
318
319 if (timeout_msecs < 2000)
320 timeout_msecs = 2000;
Ian Campbelle24ea552014-05-05 14:42:31 +0100321
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200322 /* Always read / write data through the CPU */
Simon Glass3f5af122017-07-04 13:31:24 -0600323 setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB);
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200324
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100325 start = get_timer(0);
326
Andre Przywara9faae542021-05-05 11:33:40 +0100327 for (i = 0; i < word_cnt;) {
328 unsigned int in_fifo;
329
330 while ((status = readl(&priv->reg->status)) & status_bit) {
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100331 if (get_timer(start) > timeout_msecs)
Ian Campbelle24ea552014-05-05 14:42:31 +0100332 return -1;
Ian Campbelle24ea552014-05-05 14:42:31 +0100333 }
334
Andre Przywara9faae542021-05-05 11:33:40 +0100335 /*
336 * For writing we do not easily know the FIFO size, so have
337 * to check the FIFO status after every word written.
338 * TODO: For optimisation we could work out a minimum FIFO
339 * size across all SoCs, and use that together with the current
340 * fill level to write chunks of words.
341 */
342 if (!reading) {
343 writel(buff[i++], &priv->reg->fifo);
344 continue;
345 }
346
347 /*
348 * The status register holds the current FIFO level, so we
349 * can be sure to collect as many words from the FIFO
350 * register without checking the status register after every
351 * read. That saves half of the costly MMIO reads, effectively
352 * doubling the read performance.
353 */
354 for (in_fifo = SUNXI_MMC_STATUS_FIFO_LEVEL(status);
355 in_fifo > 0;
356 in_fifo--)
357 buff[i++] = readl_relaxed(&priv->reg->fifo);
358 dmb();
Ian Campbelle24ea552014-05-05 14:42:31 +0100359 }
360
361 return 0;
362}
363
Simon Glass034e2262017-07-04 13:31:25 -0600364static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc,
365 uint timeout_msecs, uint done_bit, const char *what)
Ian Campbelle24ea552014-05-05 14:42:31 +0100366{
Ian Campbelle24ea552014-05-05 14:42:31 +0100367 unsigned int status;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100368 unsigned long start = get_timer(0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100369
370 do {
Simon Glass3f5af122017-07-04 13:31:24 -0600371 status = readl(&priv->reg->rint);
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100372 if ((get_timer(start) > timeout_msecs) ||
Ian Campbelle24ea552014-05-05 14:42:31 +0100373 (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) {
374 debug("%s timeout %x\n", what,
375 status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900376 return -ETIMEDOUT;
Ian Campbelle24ea552014-05-05 14:42:31 +0100377 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100378 } while (!(status & done_bit));
379
380 return 0;
381}
382
Simon Glass034e2262017-07-04 13:31:25 -0600383static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv,
384 struct mmc *mmc, struct mmc_cmd *cmd,
385 struct mmc_data *data)
Ian Campbelle24ea552014-05-05 14:42:31 +0100386{
Ian Campbelle24ea552014-05-05 14:42:31 +0100387 unsigned int cmdval = SUNXI_MMC_CMD_START;
388 unsigned int timeout_msecs;
389 int error = 0;
390 unsigned int status = 0;
Ian Campbelle24ea552014-05-05 14:42:31 +0100391 unsigned int bytecnt = 0;
392
Simon Glass3f5af122017-07-04 13:31:24 -0600393 if (priv->fatal_err)
Ian Campbelle24ea552014-05-05 14:42:31 +0100394 return -1;
395 if (cmd->resp_type & MMC_RSP_BUSY)
396 debug("mmc cmd %d check rsp busy\n", cmd->cmdidx);
397 if (cmd->cmdidx == 12)
398 return 0;
399
400 if (!cmd->cmdidx)
401 cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
402 if (cmd->resp_type & MMC_RSP_PRESENT)
403 cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE;
404 if (cmd->resp_type & MMC_RSP_136)
405 cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE;
406 if (cmd->resp_type & MMC_RSP_CRC)
407 cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC;
408
409 if (data) {
Alexander Graf0ea5a042016-03-29 17:29:09 +0200410 if ((u32)(long)data->dest & 0x3) {
Ian Campbelle24ea552014-05-05 14:42:31 +0100411 error = -1;
412 goto out;
413 }
414
415 cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER;
416 if (data->flags & MMC_DATA_WRITE)
417 cmdval |= SUNXI_MMC_CMD_WRITE;
418 if (data->blocks > 1)
419 cmdval |= SUNXI_MMC_CMD_AUTO_STOP;
Simon Glass3f5af122017-07-04 13:31:24 -0600420 writel(data->blocksize, &priv->reg->blksz);
421 writel(data->blocks * data->blocksize, &priv->reg->bytecnt);
Ian Campbelle24ea552014-05-05 14:42:31 +0100422 }
423
Simon Glass3f5af122017-07-04 13:31:24 -0600424 debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no,
Ian Campbelle24ea552014-05-05 14:42:31 +0100425 cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg);
Simon Glass3f5af122017-07-04 13:31:24 -0600426 writel(cmd->cmdarg, &priv->reg->arg);
Ian Campbelle24ea552014-05-05 14:42:31 +0100427
428 if (!data)
Simon Glass3f5af122017-07-04 13:31:24 -0600429 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Ian Campbelle24ea552014-05-05 14:42:31 +0100430
431 /*
432 * transfer data and check status
433 * STATREG[2] : FIFO empty
434 * STATREG[3] : FIFO full
435 */
436 if (data) {
437 int ret = 0;
438
439 bytecnt = data->blocksize * data->blocks;
440 debug("trans data %d bytes\n", bytecnt);
Simon Glass3f5af122017-07-04 13:31:24 -0600441 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Simon Glass034e2262017-07-04 13:31:25 -0600442 ret = mmc_trans_data_by_cpu(priv, mmc, data);
Ian Campbelle24ea552014-05-05 14:42:31 +0100443 if (ret) {
Simon Glass3f5af122017-07-04 13:31:24 -0600444 error = readl(&priv->reg->rint) &
Ian Campbelle24ea552014-05-05 14:42:31 +0100445 SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT;
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900446 error = -ETIMEDOUT;
Ian Campbelle24ea552014-05-05 14:42:31 +0100447 goto out;
448 }
449 }
450
Simon Glass034e2262017-07-04 13:31:25 -0600451 error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE,
452 "cmd");
Ian Campbelle24ea552014-05-05 14:42:31 +0100453 if (error)
454 goto out;
455
456 if (data) {
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200457 timeout_msecs = 120;
Ian Campbelle24ea552014-05-05 14:42:31 +0100458 debug("cacl timeout %x msec\n", timeout_msecs);
Simon Glass034e2262017-07-04 13:31:25 -0600459 error = mmc_rint_wait(priv, mmc, timeout_msecs,
Ian Campbelle24ea552014-05-05 14:42:31 +0100460 data->blocks > 1 ?
461 SUNXI_MMC_RINT_AUTO_COMMAND_DONE :
462 SUNXI_MMC_RINT_DATA_OVER,
463 "data");
464 if (error)
465 goto out;
466 }
467
468 if (cmd->resp_type & MMC_RSP_BUSY) {
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100469 unsigned long start = get_timer(0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100470 timeout_msecs = 2000;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100471
Ian Campbelle24ea552014-05-05 14:42:31 +0100472 do {
Simon Glass3f5af122017-07-04 13:31:24 -0600473 status = readl(&priv->reg->status);
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100474 if (get_timer(start) > timeout_msecs) {
Ian Campbelle24ea552014-05-05 14:42:31 +0100475 debug("busy timeout\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900476 error = -ETIMEDOUT;
Ian Campbelle24ea552014-05-05 14:42:31 +0100477 goto out;
478 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100479 } while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY);
480 }
481
482 if (cmd->resp_type & MMC_RSP_136) {
Simon Glass3f5af122017-07-04 13:31:24 -0600483 cmd->response[0] = readl(&priv->reg->resp3);
484 cmd->response[1] = readl(&priv->reg->resp2);
485 cmd->response[2] = readl(&priv->reg->resp1);
486 cmd->response[3] = readl(&priv->reg->resp0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100487 debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n",
488 cmd->response[3], cmd->response[2],
489 cmd->response[1], cmd->response[0]);
490 } else {
Simon Glass3f5af122017-07-04 13:31:24 -0600491 cmd->response[0] = readl(&priv->reg->resp0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100492 debug("mmc resp 0x%08x\n", cmd->response[0]);
493 }
494out:
Ian Campbelle24ea552014-05-05 14:42:31 +0100495 if (error < 0) {
Simon Glass3f5af122017-07-04 13:31:24 -0600496 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Simon Glass034e2262017-07-04 13:31:25 -0600497 mmc_update_clk(priv);
Ian Campbelle24ea552014-05-05 14:42:31 +0100498 }
Simon Glass3f5af122017-07-04 13:31:24 -0600499 writel(0xffffffff, &priv->reg->rint);
500 writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET,
501 &priv->reg->gctrl);
Ian Campbelle24ea552014-05-05 14:42:31 +0100502
503 return error;
504}
505
Simon Glassdd279182017-07-04 13:31:27 -0600506#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass034e2262017-07-04 13:31:25 -0600507static int sunxi_mmc_set_ios_legacy(struct mmc *mmc)
508{
509 struct sunxi_mmc_priv *priv = mmc->priv;
510
511 return sunxi_mmc_set_ios_common(priv, mmc);
512}
513
514static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd,
515 struct mmc_data *data)
516{
517 struct sunxi_mmc_priv *priv = mmc->priv;
518
519 return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data);
520}
521
522static int sunxi_mmc_getcd_legacy(struct mmc *mmc)
Hans de Goedecd821132014-10-02 20:29:26 +0200523{
Simon Glass3f5af122017-07-04 13:31:24 -0600524 struct sunxi_mmc_priv *priv = mmc->priv;
Hans de Goede967325f2014-10-31 16:55:02 +0100525 int cd_pin;
Hans de Goedecd821132014-10-02 20:29:26 +0200526
Simon Glass3f5af122017-07-04 13:31:24 -0600527 cd_pin = sunxi_mmc_getcd_gpio(priv->mmc_no);
Hans de Goede90641f82015-04-22 17:03:17 +0200528 if (cd_pin < 0)
Hans de Goedecd821132014-10-02 20:29:26 +0200529 return 1;
530
Axel Linb0c4ae12014-12-20 11:41:25 +0800531 return !gpio_get_value(cd_pin);
Hans de Goedecd821132014-10-02 20:29:26 +0200532}
533
Ian Campbelle24ea552014-05-05 14:42:31 +0100534static const struct mmc_ops sunxi_mmc_ops = {
Simon Glass034e2262017-07-04 13:31:25 -0600535 .send_cmd = sunxi_mmc_send_cmd_legacy,
536 .set_ios = sunxi_mmc_set_ios_legacy,
Siarhei Siamashka5abdb152015-02-01 00:42:14 +0200537 .init = sunxi_mmc_core_init,
Simon Glass034e2262017-07-04 13:31:25 -0600538 .getcd = sunxi_mmc_getcd_legacy,
Ian Campbelle24ea552014-05-05 14:42:31 +0100539};
540
Hans de Goedee79c7c82014-10-02 21:13:54 +0200541struct mmc *sunxi_mmc_init(int sdc_no)
Ian Campbelle24ea552014-05-05 14:42:31 +0100542{
Simon Glassec73d962017-07-04 13:31:26 -0600543 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Simon Glass034e2262017-07-04 13:31:25 -0600544 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
545 struct mmc_config *cfg = &priv->cfg;
Simon Glassec73d962017-07-04 13:31:26 -0600546 int ret;
Ian Campbelle24ea552014-05-05 14:42:31 +0100547
Simon Glass034e2262017-07-04 13:31:25 -0600548 memset(priv, '\0', sizeof(struct sunxi_mmc_priv));
Ian Campbelle24ea552014-05-05 14:42:31 +0100549
550 cfg->name = "SUNXI SD/MMC";
551 cfg->ops = &sunxi_mmc_ops;
552
553 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
554 cfg->host_caps = MMC_MODE_4BIT;
Andre Przywaraf4826fb2020-12-18 22:02:11 +0000555
556 if ((IS_ENABLED(CONFIG_MACH_SUN50I) || IS_ENABLED(CONFIG_MACH_SUN8I) ||
557 IS_ENABLED(CONFIG_SUN50I_GEN_H6)) && (sdc_no == 2))
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200558 cfg->host_caps = MMC_MODE_8BIT;
Andre Przywaraf4826fb2020-12-18 22:02:11 +0000559
Rob Herring5a203972015-03-23 17:56:59 -0500560 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Ian Campbelle24ea552014-05-05 14:42:31 +0100561 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
562
563 cfg->f_min = 400000;
564 cfg->f_max = 52000000;
565
Hans de Goede967325f2014-10-31 16:55:02 +0100566 if (mmc_resource_init(sdc_no) != 0)
567 return NULL;
568
Simon Glassec73d962017-07-04 13:31:26 -0600569 /* config ahb clock */
570 debug("init mmc %d clock and io\n", sdc_no);
Jernej Skrabecaaebb902021-01-11 21:11:35 +0100571#if !defined(CONFIG_SUN50I_GEN_H6)
Simon Glassec73d962017-07-04 13:31:26 -0600572 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no));
573
574#ifdef CONFIG_SUNXI_GEN_SUN6I
575 /* unassert reset */
576 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no));
577#endif
578#if defined(CONFIG_MACH_SUN9I)
579 /* sun9i has a mmc-common module, also set the gate and reset there */
580 writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET,
581 SUNXI_MMC_COMMON_BASE + 4 * sdc_no);
582#endif
Jernej Skrabecaaebb902021-01-11 21:11:35 +0100583#else /* CONFIG_SUN50I_GEN_H6 */
Icenowy Zheng42956f12018-07-21 16:20:29 +0800584 setbits_le32(&ccm->sd_gate_reset, 1 << sdc_no);
585 /* unassert reset */
586 setbits_le32(&ccm->sd_gate_reset, 1 << (RESET_SHIFT + sdc_no));
587#endif
Simon Glassec73d962017-07-04 13:31:26 -0600588 ret = mmc_set_mod_clk(priv, 24000000);
589 if (ret)
590 return NULL;
Ian Campbelle24ea552014-05-05 14:42:31 +0100591
Maxime Ripardead36972017-08-23 13:41:33 +0200592 return mmc_create(cfg, priv);
Ian Campbelle24ea552014-05-05 14:42:31 +0100593}
Simon Glassdd279182017-07-04 13:31:27 -0600594#else
595
596static int sunxi_mmc_set_ios(struct udevice *dev)
597{
Simon Glassc69cda22020-12-03 16:55:20 -0700598 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glassdd279182017-07-04 13:31:27 -0600599 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
600
601 return sunxi_mmc_set_ios_common(priv, &plat->mmc);
602}
603
604static int sunxi_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
605 struct mmc_data *data)
606{
Simon Glassc69cda22020-12-03 16:55:20 -0700607 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glassdd279182017-07-04 13:31:27 -0600608 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
609
610 return sunxi_mmc_send_cmd_common(priv, &plat->mmc, cmd, data);
611}
612
613static int sunxi_mmc_getcd(struct udevice *dev)
614{
615 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
616
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +0100617 if (dm_gpio_is_valid(&priv->cd_gpio)) {
618 int cd_state = dm_gpio_get_value(&priv->cd_gpio);
Simon Glassdd279182017-07-04 13:31:27 -0600619
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +0100620 return cd_state ^ priv->cd_inverted;
621 }
Simon Glassdd279182017-07-04 13:31:27 -0600622 return 1;
623}
624
625static const struct dm_mmc_ops sunxi_mmc_ops = {
626 .send_cmd = sunxi_mmc_send_cmd,
627 .set_ios = sunxi_mmc_set_ios,
628 .get_cd = sunxi_mmc_getcd,
629};
630
Andre Przywara0237b302021-01-11 21:11:44 +0100631static unsigned get_mclk_offset(void)
632{
633 if (IS_ENABLED(CONFIG_MACH_SUN9I_A80))
634 return 0x410;
635
636 if (IS_ENABLED(CONFIG_SUN50I_GEN_H6))
637 return 0x830;
638
639 return 0x88;
640};
641
Simon Glassdd279182017-07-04 13:31:27 -0600642static int sunxi_mmc_probe(struct udevice *dev)
643{
644 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700645 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glassdd279182017-07-04 13:31:27 -0600646 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
Andre Przywarac57572e2019-01-29 15:54:13 +0000647 struct reset_ctl_bulk reset_bulk;
648 struct clk gate_clk;
Simon Glassdd279182017-07-04 13:31:27 -0600649 struct mmc_config *cfg = &plat->cfg;
650 struct ofnode_phandle_args args;
Andre Przywarac57572e2019-01-29 15:54:13 +0000651 u32 *ccu_reg;
Simon Glassdd279182017-07-04 13:31:27 -0600652 int bus_width, ret;
653
654 cfg->name = dev->name;
655 bus_width = dev_read_u32_default(dev, "bus-width", 1);
656
657 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
658 cfg->host_caps = 0;
659 if (bus_width == 8)
660 cfg->host_caps |= MMC_MODE_8BIT;
661 if (bus_width >= 4)
662 cfg->host_caps |= MMC_MODE_4BIT;
663 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
664 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
665
666 cfg->f_min = 400000;
667 cfg->f_max = 52000000;
668
Andre Przywaraca496ba2021-04-29 09:31:58 +0100669 priv->reg = dev_read_addr_ptr(dev);
Simon Glassdd279182017-07-04 13:31:27 -0600670
671 /* We don't have a sunxi clock driver so find the clock address here */
672 ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
673 1, &args);
674 if (ret)
675 return ret;
Andre Przywaraca496ba2021-04-29 09:31:58 +0100676 ccu_reg = (u32 *)(uintptr_t)ofnode_get_addr(args.node);
Simon Glassdd279182017-07-04 13:31:27 -0600677
Jagan Tekie8f37f42019-01-09 16:58:39 +0530678 priv->mmc_no = ((uintptr_t)priv->reg - SUNXI_MMC0_BASE) / 0x1000;
Andre Przywara0237b302021-01-11 21:11:44 +0100679 priv->mclkreg = (void *)ccu_reg + get_mclk_offset() + priv->mmc_no * 4;
Andre Przywarac57572e2019-01-29 15:54:13 +0000680
681 ret = clk_get_by_name(dev, "ahb", &gate_clk);
682 if (!ret)
683 clk_enable(&gate_clk);
684
685 ret = reset_get_bulk(dev, &reset_bulk);
686 if (!ret)
687 reset_deassert_bulk(&reset_bulk);
Simon Glassdd279182017-07-04 13:31:27 -0600688
689 ret = mmc_set_mod_clk(priv, 24000000);
690 if (ret)
691 return ret;
692
693 /* This GPIO is optional */
Andre Przywara42336982019-01-19 01:30:53 +0000694 if (!dev_read_bool(dev, "non-removable") &&
695 !gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
Simon Glassdd279182017-07-04 13:31:27 -0600696 GPIOD_IS_IN)) {
697 int cd_pin = gpio_get_number(&priv->cd_gpio);
698
699 sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
700 }
701
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +0100702 /* Check if card detect is inverted */
703 priv->cd_inverted = dev_read_bool(dev, "cd-inverted");
704
Simon Glassdd279182017-07-04 13:31:27 -0600705 upriv->mmc = &plat->mmc;
706
707 /* Reset controller */
708 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
709 udelay(1000);
710
711 return 0;
712}
713
714static int sunxi_mmc_bind(struct udevice *dev)
715{
Simon Glassc69cda22020-12-03 16:55:20 -0700716 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glassdd279182017-07-04 13:31:27 -0600717
718 return mmc_bind(dev, &plat->mmc, &plat->cfg);
719}
720
721static const struct udevice_id sunxi_mmc_ids[] = {
Andre Przywara0237b302021-01-11 21:11:44 +0100722 { .compatible = "allwinner,sun4i-a10-mmc" },
723 { .compatible = "allwinner,sun5i-a13-mmc" },
724 { .compatible = "allwinner,sun7i-a20-mmc" },
725 { .compatible = "allwinner,sun8i-a83t-emmc" },
726 { .compatible = "allwinner,sun9i-a80-mmc" },
727 { .compatible = "allwinner,sun50i-a64-mmc" },
728 { .compatible = "allwinner,sun50i-a64-emmc" },
729 { .compatible = "allwinner,sun50i-h6-mmc" },
730 { .compatible = "allwinner,sun50i-h6-emmc" },
731 { .compatible = "allwinner,sun50i-a100-mmc" },
732 { .compatible = "allwinner,sun50i-a100-emmc" },
Jagan Tekie8f37f42019-01-09 16:58:39 +0530733 { /* sentinel */ }
Simon Glassdd279182017-07-04 13:31:27 -0600734};
735
736U_BOOT_DRIVER(sunxi_mmc_drv) = {
737 .name = "sunxi_mmc",
738 .id = UCLASS_MMC,
739 .of_match = sunxi_mmc_ids,
740 .bind = sunxi_mmc_bind,
741 .probe = sunxi_mmc_probe,
742 .ops = &sunxi_mmc_ops,
Simon Glasscaa4daa2020-12-03 16:55:18 -0700743 .plat_auto = sizeof(struct sunxi_mmc_plat),
Simon Glass41575d82020-12-03 16:55:17 -0700744 .priv_auto = sizeof(struct sunxi_mmc_priv),
Simon Glassdd279182017-07-04 13:31:27 -0600745};
746#endif