Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 1 | /* |
Bin Meng | a187559 | 2016-02-05 19:30:11 -0800 | [diff] [blame] | 2 | * U-Boot - Configuration file for BF533 STAMP board |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 3 | */ |
| 4 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 5 | #ifndef __CONFIG_BF533_STAMP_H__ |
| 6 | #define __CONFIG_BF533_STAMP_H__ |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 7 | |
Mike Frysinger | f348ab8 | 2009-04-24 17:22:40 -0400 | [diff] [blame] | 8 | #include <asm/config-pre.h> |
Mike Frysinger | f7ce12c | 2008-02-18 05:26:48 -0500 | [diff] [blame] | 9 | |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 10 | /* |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 11 | * Processor Settings |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 12 | */ |
Mike Frysinger | fbcf8e8 | 2010-12-23 14:58:37 -0500 | [diff] [blame] | 13 | #define CONFIG_BFIN_CPU bf533-0.3 |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 14 | #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS |
| 15 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 16 | /* |
| 17 | * Clock Settings |
| 18 | * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV |
| 19 | * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV |
| 20 | */ |
| 21 | /* CONFIG_CLKIN_HZ is any value in Hz */ |
| 22 | #define CONFIG_CLKIN_HZ 11059200 |
| 23 | /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */ |
| 24 | /* 1 = CLKIN / 2 */ |
| 25 | #define CONFIG_CLKIN_HALF 0 |
| 26 | /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */ |
| 27 | /* 1 = bypass PLL */ |
| 28 | #define CONFIG_PLL_BYPASS 0 |
| 29 | /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */ |
| 30 | /* Values can range from 0-63 (where 0 means 64) */ |
Mike Frysinger | 9f64ba2 | 2008-10-12 23:49:13 -0400 | [diff] [blame] | 31 | #define CONFIG_VCO_MULT 45 |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 32 | /* CCLK_DIV controls the core clock divider */ |
| 33 | /* Values can be 1, 2, 4, or 8 ONLY */ |
| 34 | #define CONFIG_CCLK_DIV 1 |
| 35 | /* SCLK_DIV controls the system clock divider */ |
| 36 | /* Values can range from 1-15 */ |
Mike Frysinger | baf3570 | 2009-07-10 10:42:06 -0400 | [diff] [blame] | 37 | #define CONFIG_SCLK_DIV 6 /* note: 1.2 boards can go faster */ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 38 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 39 | /* |
| 40 | * Memory Settings |
| 41 | */ |
| 42 | #define CONFIG_MEM_ADD_WDTH 11 |
| 43 | #define CONFIG_MEM_SIZE 128 |
| 44 | |
| 45 | #define CONFIG_EBIU_SDRRC_VAL 0x268 |
| 46 | #define CONFIG_EBIU_SDGCTL_VAL 0x911109 |
| 47 | |
| 48 | #define CONFIG_EBIU_AMGCTL_VAL 0xFF |
| 49 | #define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3 |
| 50 | #define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983 |
| 51 | |
| 52 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) |
| 53 | #define CONFIG_SYS_MALLOC_LEN (384 * 1024) |
| 54 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 55 | /* |
| 56 | * Network Settings |
| 57 | */ |
| 58 | #define ADI_CMDS_NETWORK 1 |
Ben Warren | 7194ab8 | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 59 | #define CONFIG_SMC91111 1 |
Aubrey Li | 8db13d6 | 2007-03-10 23:49:29 +0800 | [diff] [blame] | 60 | #define CONFIG_SMC91111_BASE 0x20300300 |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 61 | #define SMC91111_EEPROM_INIT() \ |
| 62 | do { \ |
Ben Warren | 7194ab8 | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 63 | bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \ |
| 64 | bfin_write_FIO_FLAG_C(PF1); \ |
| 65 | bfin_write_FIO_FLAG_S(PF0); \ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 66 | SSYNC(); \ |
| 67 | } while (0) |
| 68 | #define CONFIG_HOSTNAME bf533-stamp |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 69 | |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 70 | /* I2C */ |
| 71 | #define CONFIG_SYS_I2C |
| 72 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
| 73 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 |
| 74 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0 |
| 75 | /* |
| 76 | * Software (bit-bang) I2C driver configuration |
| 77 | */ |
Sonic Zhang | e5cb60a | 2013-11-18 18:59:18 +0800 | [diff] [blame] | 78 | #define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3 |
| 79 | #define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2 |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 80 | |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 81 | /* |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 82 | * Flash Settings |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 83 | */ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 84 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | #define CONFIG_SYS_FLASH_BASE 0x20000000 |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 86 | #define CONFIG_SYS_FLASH_CFI |
| 87 | #define CONFIG_SYS_FLASH_CFI_AMD_RESET |
| 88 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 89 | #define CONFIG_SYS_MAX_FLASH_SECT 67 |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 90 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 91 | /* |
| 92 | * SPI Settings |
| 93 | */ |
| 94 | #define CONFIG_BFIN_SPI |
| 95 | #define CONFIG_ENV_SPI_MAX_HZ 30000000 |
Sonic Zhang | c49eabe | 2014-07-17 19:00:29 +0800 | [diff] [blame] | 96 | /* |
Mike Frysinger | afac8b0 | 2009-06-14 22:29:35 -0400 | [diff] [blame] | 97 | #define CONFIG_SF_DEFAULT_SPEED 30000000 |
Mike Frysinger | f453220 | 2010-09-19 16:26:55 -0400 | [diff] [blame] | 98 | #define CONFIG_SPI_FLASH_ALL |
Sonic Zhang | c49eabe | 2014-07-17 19:00:29 +0800 | [diff] [blame] | 99 | */ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 100 | |
| 101 | /* |
| 102 | * Env Storage Settings |
| 103 | */ |
Mike Frysinger | 9171fc8 | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 104 | #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER) |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 105 | #define CONFIG_ENV_IS_IN_SPI_FLASH |
Vivi Li | bc43a8d | 2009-06-12 10:53:22 +0000 | [diff] [blame] | 106 | #define CONFIG_ENV_OFFSET 0x10000 |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 107 | #define CONFIG_ENV_SIZE 0x2000 |
Vivi Li | bc43a8d | 2009-06-12 10:53:22 +0000 | [diff] [blame] | 108 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
Mike Frysinger | 9171fc8 | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 109 | #else |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 110 | #define CONFIG_ENV_IS_IN_FLASH |
| 111 | #define CONFIG_ENV_OFFSET 0x4000 |
| 112 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET) |
| 113 | #define CONFIG_ENV_SIZE 0x2000 |
| 114 | #define CONFIG_ENV_SECT_SIZE 0x2000 |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 115 | #endif |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 116 | #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS) |
| 117 | #define ENV_IS_EMBEDDED |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 118 | #else |
Mike Frysinger | 76d8218 | 2009-07-21 22:17:36 -0400 | [diff] [blame] | 119 | #define CONFIG_ENV_IS_EMBEDDED_IN_LDR |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 120 | #endif |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 121 | #ifdef ENV_IS_EMBEDDED |
| 122 | /* WARNING - the following is hand-optimized to fit within |
| 123 | * the sector before the environment sector. If it throws |
| 124 | * an error during compilation remove an object here to get |
| 125 | * it linked after the configuration sector. |
| 126 | */ |
| 127 | # define LDS_BOARD_TEXT \ |
Masahiro Yamada | e2906a5 | 2013-11-11 14:36:00 +0900 | [diff] [blame] | 128 | arch/blackfin/lib/built-in.o (.text*); \ |
| 129 | arch/blackfin/cpu/built-in.o (.text*); \ |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 130 | . = DEFINED(env_offset) ? env_offset : .; \ |
Mike Frysinger | c70e7dd | 2010-11-19 19:28:56 -0500 | [diff] [blame] | 131 | common/env_embedded.o (.text*); |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 132 | #endif |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 133 | |
Jon Loeliger | ba2351f | 2007-07-04 22:31:49 -0500 | [diff] [blame] | 134 | /* |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 135 | * I2C Settings |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 136 | */ |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 137 | #define CONFIG_SYS_I2C_SOFT |
| 138 | #ifdef CONFIG_SYS_I2C_SOFT |
| 139 | #define CONFIG_SYS_I2C |
Mike Frysinger | beb60e7 | 2010-06-08 16:22:44 -0400 | [diff] [blame] | 140 | #define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3 |
| 141 | #define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2 |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 142 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 143 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 |
| 144 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0 |
| 145 | #endif |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 146 | |
| 147 | /* |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 148 | * Compact Flash / IDE / ATA Settings |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 149 | */ |
| 150 | |
| 151 | /* Enabled below option for CF support */ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 152 | /* #define CONFIG_STAMP_CF */ |
| 153 | #if defined(CONFIG_STAMP_CF) |
| 154 | #define CONFIG_MISC_INIT_R |
Aubrey Li | 8db13d6 | 2007-03-10 23:49:29 +0800 | [diff] [blame] | 155 | #define CONFIG_DOS_PARTITION 1 |
Aubrey Li | 8db13d6 | 2007-03-10 23:49:29 +0800 | [diff] [blame] | 156 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 157 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 158 | #undef CONFIG_IDE_RESET /* no reset for ide supported */ |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 159 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 160 | #define CONFIG_SYS_IDE_MAXBUS 1 |
| 161 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1) |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 162 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_ATA_BASE_ADDR 0x20200000 |
| 164 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 165 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 166 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */ |
| 167 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */ |
| 168 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0007 /* alternate registers */ |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 169 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_ATA_STRIDE 2 |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 171 | |
| 172 | #undef CONFIG_EBIU_AMBCTL1_VAL |
| 173 | #define CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2 |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 174 | #endif |
| 175 | |
| 176 | /* |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 177 | * Misc Settings |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 178 | */ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 179 | #define CONFIG_RTC_BFIN |
| 180 | #define CONFIG_UART_CONSOLE 0 |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 181 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 182 | /* FLASH/ETHERNET uses the same async bank */ |
| 183 | #define SHARED_RESOURCES 1 |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 184 | |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 185 | /* define to enable boot progress via leds */ |
| 186 | /* #define CONFIG_SHOW_BOOT_PROGRESS */ |
| 187 | |
| 188 | /* define to enable run status via led */ |
| 189 | /* #define CONFIG_STATUS_LED */ |
| 190 | #ifdef CONFIG_STATUS_LED |
Mike Frysinger | a84774f | 2010-06-02 05:12:11 -0400 | [diff] [blame] | 191 | #define CONFIG_GPIO_LED |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 192 | #define CONFIG_BOARD_SPECIFIC_LED |
Mike Frysinger | a84774f | 2010-06-02 05:12:11 -0400 | [diff] [blame] | 193 | /* use LED0 to indicate booting/alive */ |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 194 | #define STATUS_LED_BOOT 0 |
Mike Frysinger | a84774f | 2010-06-02 05:12:11 -0400 | [diff] [blame] | 195 | #define STATUS_LED_BIT GPIO_PF2 |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 196 | #define STATUS_LED_STATE STATUS_LED_ON |
| 197 | #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4) |
Mike Frysinger | a84774f | 2010-06-02 05:12:11 -0400 | [diff] [blame] | 198 | /* use LED1 to indicate crash */ |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 199 | #define STATUS_LED_CRASH 1 |
Mike Frysinger | a84774f | 2010-06-02 05:12:11 -0400 | [diff] [blame] | 200 | #define STATUS_LED_BIT1 GPIO_PF3 |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 201 | #define STATUS_LED_STATE1 STATUS_LED_ON |
| 202 | #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) |
Mike Frysinger | a84774f | 2010-06-02 05:12:11 -0400 | [diff] [blame] | 203 | /* #define STATUS_LED_BIT2 GPIO_PF4 */ |
Mike Frysinger | 23fd959 | 2008-10-11 22:40:22 -0400 | [diff] [blame] | 204 | #endif |
| 205 | |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 206 | /* define to enable splash screen support */ |
| 207 | /* #define CONFIG_VIDEO */ |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 208 | |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 209 | /* |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 210 | * Pull in common ADI header for remaining command/environment setup |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 211 | */ |
Mike Frysinger | cf6f469 | 2008-06-01 09:09:48 -0400 | [diff] [blame] | 212 | #include <configs/bfin_adi_common.h> |
Mike Frysinger | 9171fc8 | 2008-03-30 15:46:13 -0400 | [diff] [blame] | 213 | |
Aubrey.Li | 3f0606a | 2007-03-09 13:38:44 +0800 | [diff] [blame] | 214 | #endif |