blob: 6487397f65286ecbbed3329294cacfd54f37e9da [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7288c2c2015-03-20 19:28:23 -07002/*
Yangbo Lu34f39ce2021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sun7288c2c2015-03-20 19:28:23 -07004 * Copyright 2015 Freescale Semiconductor
York Sun7288c2c2015-03-20 19:28:23 -07005 */
6
7#ifndef __LS2_QDS_H
8#define __LS2_QDS_H
9
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sun7288c2c2015-03-20 19:28:23 -070011
Yuan Yao8c77ef82016-06-08 18:24:54 +080012#ifdef CONFIG_FSL_QSPI
Yuan Yao8c77ef82016-06-08 18:24:54 +080013#define CONFIG_SYS_I2C_IFDR_DIV 0x7e
14#endif
15
16#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Tom Rini2f8a6db2021-12-14 13:36:40 -050017#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sun7288c2c2015-03-20 19:28:23 -070018
York Sun7288c2c2015-03-20 19:28:23 -070019#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
20#define SPD_EEPROM_ADDRESS1 0x51
21#define SPD_EEPROM_ADDRESS2 0x52
22#define SPD_EEPROM_ADDRESS3 0x53
23#define SPD_EEPROM_ADDRESS4 0x54
24#define SPD_EEPROM_ADDRESS5 0x55
25#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
26#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
York Sun7288c2c2015-03-20 19:28:23 -070027
York Sun7288c2c2015-03-20 19:28:23 -070028#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
29#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
30#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
31
32#define CONFIG_SYS_NOR0_CSPR \
33 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
34 CSPR_PORT_SIZE_16 | \
35 CSPR_MSEL_NOR | \
36 CSPR_V)
37#define CONFIG_SYS_NOR0_CSPR_EARLY \
38 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
39 CSPR_PORT_SIZE_16 | \
40 CSPR_MSEL_NOR | \
41 CSPR_V)
42#define CONFIG_SYS_NOR1_CSPR \
43 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
44 CSPR_PORT_SIZE_16 | \
45 CSPR_MSEL_NOR | \
46 CSPR_V)
47#define CONFIG_SYS_NOR1_CSPR_EARLY \
48 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
49 CSPR_PORT_SIZE_16 | \
50 CSPR_MSEL_NOR | \
51 CSPR_V)
52#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
53#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
54 FTIM0_NOR_TEADC(0x5) | \
55 FTIM0_NOR_TEAHC(0x5))
56#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
57 FTIM1_NOR_TRAD_NOR(0x1a) |\
58 FTIM1_NOR_TSEQRAD_NOR(0x13))
59#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
60 FTIM2_NOR_TCH(0x4) | \
61 FTIM2_NOR_TWPH(0x0E) | \
62 FTIM2_NOR_TWP(0x1c))
63#define CONFIG_SYS_NOR_FTIM3 0x04000000
64#define CONFIG_SYS_IFC_CCR 0x01000000
65
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090066#ifdef CONFIG_MTD_NOR_FLASH
York Sun7288c2c2015-03-20 19:28:23 -070067#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
68
York Sun7288c2c2015-03-20 19:28:23 -070069#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
70 CONFIG_SYS_FLASH_BASE + 0x40000000}
71#endif
72
York Sun7288c2c2015-03-20 19:28:23 -070073#define CONFIG_SYS_NAND_MAX_ECCPOS 256
74#define CONFIG_SYS_NAND_MAX_OOBFREE 2
75
York Sun7288c2c2015-03-20 19:28:23 -070076#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
77#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
78 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
79 | CSPR_MSEL_NAND /* MSEL = NAND */ \
80 | CSPR_V)
81#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
82
83#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
84 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
85 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
86 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
87 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
88 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
89 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
90
York Sun7288c2c2015-03-20 19:28:23 -070091/* ONFI NAND Flash mode0 Timing Params */
92#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
93 FTIM0_NAND_TWP(0x18) | \
94 FTIM0_NAND_TWCHT(0x07) | \
95 FTIM0_NAND_TWH(0x0a))
96#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
97 FTIM1_NAND_TWBE(0x39) | \
98 FTIM1_NAND_TRR(0x0e) | \
99 FTIM1_NAND_TRP(0x18))
100#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
101 FTIM2_NAND_TREH(0x0a) | \
102 FTIM2_NAND_TWHRE(0x1e))
103#define CONFIG_SYS_NAND_FTIM3 0x0
104
105#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
106#define CONFIG_SYS_MAX_NAND_DEVICE 1
107#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sun7288c2c2015-03-20 19:28:23 -0700108
York Sun7288c2c2015-03-20 19:28:23 -0700109#define QIXIS_LBMAP_SWITCH 0x06
110#define QIXIS_LBMAP_MASK 0x0f
111#define QIXIS_LBMAP_SHIFT 0
112#define QIXIS_LBMAP_DFLTBANK 0x00
113#define QIXIS_LBMAP_ALTBANK 0x04
Scott Woodb2d5ac52015-03-24 13:25:02 -0700114#define QIXIS_LBMAP_NAND 0x09
Santan Kumar1f55a932017-05-05 15:42:29 +0530115#define QIXIS_LBMAP_SD 0x00
Yuan Yaoa646f662016-06-08 18:25:00 +0800116#define QIXIS_LBMAP_QSPI 0x0f
York Sun7288c2c2015-03-20 19:28:23 -0700117#define QIXIS_RST_CTL_RESET 0x31
118#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
119#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
120#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Woodb2d5ac52015-03-24 13:25:02 -0700121#define QIXIS_RCW_SRC_NAND 0x107
Santan Kumar1f55a932017-05-05 15:42:29 +0530122#define QIXIS_RCW_SRC_SD 0x40
Yuan Yaoa646f662016-06-08 18:25:00 +0800123#define QIXIS_RCW_SRC_QSPI 0x62
York Sun7288c2c2015-03-20 19:28:23 -0700124#define QIXIS_RST_FORCE_MEM 0x01
125
126#define CONFIG_SYS_CSPR3_EXT (0x0)
127#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
128 | CSPR_PORT_SIZE_8 \
129 | CSPR_MSEL_GPCM \
130 | CSPR_V)
131#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
132 | CSPR_PORT_SIZE_8 \
133 | CSPR_MSEL_GPCM \
134 | CSPR_V)
135
136#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
137#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
138/* QIXIS Timing parameters for IFC CS3 */
139#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
140 FTIM0_GPCM_TEADC(0x0e) | \
141 FTIM0_GPCM_TEAHC(0x0e))
142#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
143 FTIM1_GPCM_TRAD(0x3f))
144#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
145 FTIM2_GPCM_TCH(0xf) | \
146 FTIM2_GPCM_TWP(0x3E))
147#define CONFIG_SYS_CS3_FTIM3 0x0
148
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530149#if defined(CONFIG_SPL)
150#if defined(CONFIG_NAND_BOOT)
Scott Woodb2d5ac52015-03-24 13:25:02 -0700151#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
152#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
153#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
154#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
155#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
156#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
157#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
158#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
159#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
160#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
161#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
162#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
163#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
164#define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
165#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
166#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
167#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
168#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
169#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
170#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
171#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
172#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
173#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
174#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
175#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
176#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
177#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
178
Yuan Yao74cac002016-06-08 18:24:58 +0800179#define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530180#endif
Scott Woodb2d5ac52015-03-24 13:25:02 -0700181#else
York Sun7288c2c2015-03-20 19:28:23 -0700182#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
183#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
184#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
185#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
186#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
187#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
188#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
189#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
190#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
191#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
192#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
193#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
194#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
195#define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
196#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
197#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
198#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
199#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
200#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
201#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
202#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
203#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
204#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
205#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
206#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
207#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
208#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Yuan Yaoa646f662016-06-08 18:25:00 +0800209#endif
Scott Woodb2d5ac52015-03-24 13:25:02 -0700210
York Sun7288c2c2015-03-20 19:28:23 -0700211#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
212
213/*
214 * I2C
215 */
216#define I2C_MUX_PCA_ADDR 0x77
217#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
218
219/* I2C bus multiplexer */
220#define I2C_MUX_CH_DEFAULT 0x8
221
Haikun Wangb7774b02015-07-03 16:51:34 +0800222/* SPI */
Yuan Yaob718d372016-06-08 18:24:55 +0800223
Yuan Yao453418f2016-06-08 18:24:57 +0800224/*
225 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
226 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
227 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
228 */
229#define FSL_QIXIS_BRDCFG9_QSPI 0x1
Yuan Yaob718d372016-06-08 18:24:55 +0800230
York Sun7288c2c2015-03-20 19:28:23 -0700231/*
232 * RTC configuration
233 */
234#define RTC
235#define CONFIG_RTC_DS3231 1
236#define CONFIG_SYS_I2C_RTC_ADDR 0x68
237
238/* EEPROM */
York Sun7288c2c2015-03-20 19:28:23 -0700239#define CONFIG_SYS_I2C_EEPROM_NXID
240#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sun7288c2c2015-03-20 19:28:23 -0700241
York Sun7288c2c2015-03-20 19:28:23 -0700242/* Initial environment variables */
243#undef CONFIG_EXTRA_ENV_SETTINGS
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000244#ifdef CONFIG_NXP_ESBC
York Sun7288c2c2015-03-20 19:28:23 -0700245#define CONFIG_EXTRA_ENV_SETTINGS \
246 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
247 "loadaddr=0x80100000\0" \
248 "kernel_addr=0x100000\0" \
249 "ramdisk_addr=0x800000\0" \
250 "ramdisk_size=0x2000000\0" \
251 "fdt_high=0xa0000000\0" \
252 "initrd_high=0xffffffffffffffff\0" \
Udit Agarwal76760742017-05-02 17:43:57 +0530253 "kernel_start=0x581000000\0" \
York Sun7288c2c2015-03-20 19:28:23 -0700254 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530255 "kernel_size=0x2800000\0" \
Santan Kumar6d7b9e72017-02-06 14:18:12 +0530256 "mcmemsize=0x40000000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000257 "mcinitcmd=esbc_validate 0x580640000;" \
258 "esbc_validate 0x580680000;" \
Udit Agarwal76760742017-05-02 17:43:57 +0530259 "fsl_mc start mc 0x580a00000" \
260 " 0x580e00000 \0"
Rajesh Bhagat19082012018-12-27 04:38:01 +0000261#else
262#ifdef CONFIG_TFABOOT
263#define SD_MC_INIT_CMD \
Priyanka Jainf18989972021-07-19 14:54:25 +0530264 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khanc3d141e2019-06-10 10:17:27 +0000265 "mmc read 0x80e00000 0x7000 0x800;" \
266 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagat19082012018-12-27 04:38:01 +0000267#define IFC_MC_INIT_CMD \
268 "fsl_mc start mc 0x580a00000" \
269 " 0x580e00000 \0"
270#define CONFIG_EXTRA_ENV_SETTINGS \
271 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
272 "loadaddr=0x80100000\0" \
273 "loadaddr_sd=0x90100000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000274 "kernel_addr=0x581000000\0" \
275 "kernel_addr_sd=0x8000\0" \
Rajesh Bhagat19082012018-12-27 04:38:01 +0000276 "ramdisk_addr=0x800000\0" \
277 "ramdisk_size=0x2000000\0" \
278 "fdt_high=0xa0000000\0" \
279 "initrd_high=0xffffffffffffffff\0" \
280 "kernel_start=0x581000000\0" \
281 "kernel_start_sd=0x8000\0" \
282 "kernel_load=0xa0000000\0" \
283 "kernel_size=0x2800000\0" \
284 "kernel_size_sd=0x14000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000285 "load_addr=0xa0000000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000286 "kernelheader_addr=0x580600000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000287 "kernelheader_addr_r=0x80200000\0" \
288 "kernelheader_size=0x40000\0" \
289 "BOARD=ls2088aqds\0" \
290 "mcmemsize=0x70000000 \0" \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800291 "scriptaddr=0x80000000\0" \
292 "scripthdraddr=0x80080000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000293 IFC_MC_INIT_CMD \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800294 BOOTENV \
295 "boot_scripts=ls2088aqds_boot.scr\0" \
296 "boot_script_hdr=hdr_ls2088aqds_bs.out\0" \
297 "scan_dev_for_boot_part=" \
298 "part list ${devtype} ${devnum} devplist; " \
299 "env exists devplist || setenv devplist 1; " \
300 "for distro_bootpart in ${devplist}; do " \
301 "if fstype ${devtype} " \
302 "${devnum}:${distro_bootpart} " \
303 "bootfstype; then " \
304 "run scan_dev_for_boot; " \
305 "fi; " \
306 "done\0" \
307 "boot_a_script=" \
308 "load ${devtype} ${devnum}:${distro_bootpart} " \
309 "${scriptaddr} ${prefix}${script}; " \
310 "env exists secureboot && load ${devtype} " \
311 "${devnum}:${distro_bootpart} " \
312 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
313 "&& esbc_validate ${scripthdraddr};" \
314 "source ${scriptaddr}\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000315 "nor_bootcmd=echo Trying load from nor..;" \
316 "cp.b $kernel_addr $load_addr " \
317 "$kernel_size ; env exists secureboot && " \
318 "cp.b $kernelheader_addr $kernelheader_addr_r " \
319 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
320 "bootm $load_addr#$BOARD\0" \
321 "sd_bootcmd=echo Trying load from SD ..;" \
322 "mmcinfo; mmc read $load_addr " \
323 "$kernel_addr_sd $kernel_size_sd && " \
324 "bootm $load_addr#$BOARD\0"
Santan Kumar1f55a932017-05-05 15:42:29 +0530325#elif defined(CONFIG_SD_BOOT)
326#define CONFIG_EXTRA_ENV_SETTINGS \
327 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
328 "loadaddr=0x90100000\0" \
329 "kernel_addr=0x800\0" \
330 "ramdisk_addr=0x800000\0" \
331 "ramdisk_size=0x2000000\0" \
332 "fdt_high=0xa0000000\0" \
333 "initrd_high=0xffffffffffffffff\0" \
334 "kernel_start=0x8000\0" \
335 "kernel_load=0xa0000000\0" \
336 "kernel_size=0x14000\0" \
Priyanka Jainf18989972021-07-19 14:54:25 +0530337 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
338 "mmc read 0x80e00000 0x7000 0x800;" \
339 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Santan Kumar1f55a932017-05-05 15:42:29 +0530340 "mcmemsize=0x70000000 \0"
Udit Agarwal9ed44782017-01-06 15:58:57 +0530341#else
342#define CONFIG_EXTRA_ENV_SETTINGS \
343 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
344 "loadaddr=0x80100000\0" \
345 "kernel_addr=0x100000\0" \
346 "ramdisk_addr=0x800000\0" \
347 "ramdisk_size=0x2000000\0" \
348 "fdt_high=0xa0000000\0" \
349 "initrd_high=0xffffffffffffffff\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530350 "kernel_start=0x581000000\0" \
Udit Agarwal9ed44782017-01-06 15:58:57 +0530351 "kernel_load=0xa0000000\0" \
352 "kernel_size=0x2800000\0" \
Santan Kumar6d7b9e72017-02-06 14:18:12 +0530353 "mcmemsize=0x40000000\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530354 "mcinitcmd=fsl_mc start mc 0x580a00000" \
355 " 0x580e00000 \0"
Rajesh Bhagat19082012018-12-27 04:38:01 +0000356#endif /* CONFIG_TFABOOT */
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000357#endif /* CONFIG_NXP_ESBC */
Udit Agarwal9ed44782017-01-06 15:58:57 +0530358
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000359#ifdef CONFIG_TFABOOT
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800360#define BOOT_TARGET_DEVICES(func) \
361 func(USB, usb, 0) \
362 func(MMC, mmc, 0) \
363 func(SCSI, scsi, 0) \
364 func(DHCP, dhcp, na)
365#include <config_distro_bootcmd.h>
366
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000367#define SD_BOOTCOMMAND \
368 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh8526a582020-01-22 10:32:38 +0000369 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000370 "&& esbc_validate $load_addr; " \
371 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khanc3d141e2019-06-10 10:17:27 +0000372 "&& mmc read 0x80d00000 0x6800 0x800 " \
373 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800374 "run distro_bootcmd;run sd_bootcmd; " \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000375 "env exists secureboot && esbc_halt;"
376
377#define IFC_NOR_BOOTCOMMAND \
378 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh8526a582020-01-22 10:32:38 +0000379 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000380 "&& fsl_mc lazyapply dpl 0x580d00000;" \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800381 "run distro_bootcmd;run nor_bootcmd; " \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000382 "env exists secureboot && esbc_halt;"
383#endif
384
Tom Rini910feb52022-06-10 22:59:38 -0400385#if defined(CONFIG_FSL_MC_ENET)
Prabhakar Kushwahae60476a2015-03-20 19:28:26 -0700386#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
387#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
388#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
389#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
390
Prabhakar Kushwahacf7ee6c2015-08-07 18:01:51 +0530391#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
392#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
393#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
394#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
395#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
396#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
397#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
398#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
399#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
400#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
401#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
402#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
403#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
404#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
405#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
406#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
407
Prabhakar Kushwahae60476a2015-03-20 19:28:26 -0700408#endif
409
Saksham Jainfcfdb6d2016-03-23 16:24:35 +0530410#include <asm/fsl_secure_boot.h>
411
York Sun7288c2c2015-03-20 19:28:23 -0700412#endif /* __LS2_QDS_H */