blob: 9b5dd92fbb84a330e0ca84cff78f9dae6c135ebd [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk97d80fc2004-06-09 00:34:46 +00002 * Freescale Three Speed Ethernet Controller driver
wdenk42d1f032003-10-15 23:53:47 +00003 *
4 * This software may be used and distributed according to the
5 * terms of the GNU Public License, Version 2, incorporated
6 * herein by reference.
7 *
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +05308 * Copyright 2004-2009 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00009 * (C) Copyright 2003, Motorola, Inc.
wdenk42d1f032003-10-15 23:53:47 +000010 * author Andy Fleming
11 *
12 */
13
14#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000015#include <common.h>
16#include <malloc.h>
17#include <net.h>
18#include <command.h>
Andy Flemingdd3d1f52008-08-31 16:33:25 -050019#include <tsec.h>
Kim Phillips0d071cd2009-08-24 14:32:26 -050020#include <asm/errno.h>
wdenk42d1f032003-10-15 23:53:47 +000021
Marian Balakowicz63ff0042005-10-28 22:30:33 +020022#include "miiphy.h"
wdenk42d1f032003-10-15 23:53:47 +000023
Wolfgang Denkd87080b2006-03-31 18:32:53 +020024DECLARE_GLOBAL_DATA_PTR;
25
Marian Balakowicz63ff0042005-10-28 22:30:33 +020026#define TX_BUF_CNT 2
wdenk42d1f032003-10-15 23:53:47 +000027
Jon Loeliger89875e92006-10-10 17:03:43 -050028static uint rxIdx; /* index of the current RX buffer */
29static uint txIdx; /* index of the current TX buffer */
wdenk42d1f032003-10-15 23:53:47 +000030
31typedef volatile struct rtxbd {
32 txbd8_t txbd[TX_BUF_CNT];
33 rxbd8_t rxbd[PKTBUFSRX];
Jon Loeliger89875e92006-10-10 17:03:43 -050034} RTXBD;
wdenk42d1f032003-10-15 23:53:47 +000035
Andy Fleming75b9d4a2008-08-31 16:33:26 -050036#define MAXCONTROLLERS (8)
wdenk97d80fc2004-06-09 00:34:46 +000037
wdenk97d80fc2004-06-09 00:34:46 +000038static struct tsec_private *privlist[MAXCONTROLLERS];
Andy Fleming75b9d4a2008-08-31 16:33:26 -050039static int num_tsecs = 0;
wdenk97d80fc2004-06-09 00:34:46 +000040
wdenk42d1f032003-10-15 23:53:47 +000041#ifdef __GNUC__
42static RTXBD rtx __attribute__ ((aligned(8)));
43#else
44#error "rtx must be 64-bit aligned"
45#endif
46
Jon Loeliger89875e92006-10-10 17:03:43 -050047static int tsec_send(struct eth_device *dev,
48 volatile void *packet, int length);
49static int tsec_recv(struct eth_device *dev);
50static int tsec_init(struct eth_device *dev, bd_t * bd);
Peter Tysere1957ef2009-11-09 13:09:45 -060051static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info);
Jon Loeliger89875e92006-10-10 17:03:43 -050052static void tsec_halt(struct eth_device *dev);
53static void init_registers(volatile tsec_t * regs);
wdenk97d80fc2004-06-09 00:34:46 +000054static void startup_tsec(struct eth_device *dev);
55static int init_phy(struct eth_device *dev);
56void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
57uint read_phy_reg(struct tsec_private *priv, uint regnum);
Peter Tysere1957ef2009-11-09 13:09:45 -060058static struct phy_info *get_phy_info(struct eth_device *dev);
59static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
wdenk97d80fc2004-06-09 00:34:46 +000060static void adjust_link(struct eth_device *dev);
Wolfgang Denk409ecdc2007-11-18 16:36:27 +010061#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
62 && !defined(BITBANGMII)
Mike Frysinger5700bb62010-07-27 18:35:08 -040063static int tsec_miiphy_write(const char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -050064 unsigned char reg, unsigned short value);
Mike Frysinger5700bb62010-07-27 18:35:08 -040065static int tsec_miiphy_read(const char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -050066 unsigned char reg, unsigned short *value);
Wolfgang Denk409ecdc2007-11-18 16:36:27 +010067#endif
David Updegraff53a5c422007-06-11 10:41:07 -050068#ifdef CONFIG_MCAST_TFTP
69static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
70#endif
wdenk7abf0c52004-04-18 21:45:42 +000071
Andy Fleming75b9d4a2008-08-31 16:33:26 -050072/* Default initializations for TSEC controllers. */
73
74static struct tsec_info_struct tsec_info[] = {
75#ifdef CONFIG_TSEC1
76 STD_TSEC_INFO(1), /* TSEC1 */
77#endif
78#ifdef CONFIG_TSEC2
79 STD_TSEC_INFO(2), /* TSEC2 */
80#endif
81#ifdef CONFIG_MPC85XX_FEC
82 {
83 .regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +053084 .miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR),
Andy Fleming75b9d4a2008-08-31 16:33:26 -050085 .devname = CONFIG_MPC85XX_FEC_NAME,
86 .phyaddr = FEC_PHY_ADDR,
87 .flags = FEC_FLAGS
88 }, /* FEC */
89#endif
90#ifdef CONFIG_TSEC3
91 STD_TSEC_INFO(3), /* TSEC3 */
92#endif
93#ifdef CONFIG_TSEC4
94 STD_TSEC_INFO(4), /* TSEC4 */
95#endif
96};
97
Timur Tabidaa2ce62010-06-08 08:21:21 -050098/*
99 * Initialize all the TSEC devices
100 *
101 * Returns the number of TSEC devices that were initialized
102 */
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500103int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
104{
105 int i;
Timur Tabidaa2ce62010-06-08 08:21:21 -0500106 int ret, count = 0;
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500107
Timur Tabidaa2ce62010-06-08 08:21:21 -0500108 for (i = 0; i < num; i++) {
109 ret = tsec_initialize(bis, &tsecs[i]);
110 if (ret > 0)
111 count += ret;
112 }
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500113
Timur Tabidaa2ce62010-06-08 08:21:21 -0500114 return count;
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500115}
116
117int tsec_standard_init(bd_t *bis)
118{
119 return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
120}
121
wdenk97d80fc2004-06-09 00:34:46 +0000122/* Initialize device structure. Returns success if PHY
123 * initialization succeeded (i.e. if it recognizes the PHY)
124 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600125static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
wdenk42d1f032003-10-15 23:53:47 +0000126{
Jon Loeliger89875e92006-10-10 17:03:43 -0500127 struct eth_device *dev;
wdenk42d1f032003-10-15 23:53:47 +0000128 int i;
wdenk97d80fc2004-06-09 00:34:46 +0000129 struct tsec_private *priv;
wdenk42d1f032003-10-15 23:53:47 +0000130
Jon Loeliger89875e92006-10-10 17:03:43 -0500131 dev = (struct eth_device *)malloc(sizeof *dev);
wdenk42d1f032003-10-15 23:53:47 +0000132
Jon Loeliger89875e92006-10-10 17:03:43 -0500133 if (NULL == dev)
wdenk42d1f032003-10-15 23:53:47 +0000134 return 0;
135
136 memset(dev, 0, sizeof *dev);
137
Jon Loeliger89875e92006-10-10 17:03:43 -0500138 priv = (struct tsec_private *)malloc(sizeof(*priv));
wdenk97d80fc2004-06-09 00:34:46 +0000139
Jon Loeliger89875e92006-10-10 17:03:43 -0500140 if (NULL == priv)
wdenk97d80fc2004-06-09 00:34:46 +0000141 return 0;
142
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500143 privlist[num_tsecs++] = priv;
144 priv->regs = tsec_info->regs;
145 priv->phyregs = tsec_info->miiregs;
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530146 priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
wdenk97d80fc2004-06-09 00:34:46 +0000147
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500148 priv->phyaddr = tsec_info->phyaddr;
149 priv->flags = tsec_info->flags;
wdenk97d80fc2004-06-09 00:34:46 +0000150
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500151 sprintf(dev->name, tsec_info->devname);
wdenk42d1f032003-10-15 23:53:47 +0000152 dev->iobase = 0;
Jon Loeliger89875e92006-10-10 17:03:43 -0500153 dev->priv = priv;
154 dev->init = tsec_init;
155 dev->halt = tsec_halt;
156 dev->send = tsec_send;
157 dev->recv = tsec_recv;
David Updegraff53a5c422007-06-11 10:41:07 -0500158#ifdef CONFIG_MCAST_TFTP
159 dev->mcast = tsec_mcast_addr;
160#endif
wdenk42d1f032003-10-15 23:53:47 +0000161
162 /* Tell u-boot to get the addr from the env */
Jon Loeliger89875e92006-10-10 17:03:43 -0500163 for (i = 0; i < 6; i++)
wdenk42d1f032003-10-15 23:53:47 +0000164 dev->enetaddr[i] = 0;
165
166 eth_register(dev);
167
wdenk97d80fc2004-06-09 00:34:46 +0000168 /* Reset the MAC */
169 priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
Andy Fleming9e5be822009-02-03 18:26:41 -0600170 udelay(2); /* Soft Reset must be asserted for 3 TX clocks */
wdenk97d80fc2004-06-09 00:34:46 +0000171 priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
wdenk7abf0c52004-04-18 21:45:42 +0000172
Jon Loeligercb51c0b2007-07-09 17:39:42 -0500173#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200174 && !defined(BITBANGMII)
175 miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
176#endif
177
wdenk97d80fc2004-06-09 00:34:46 +0000178 /* Try to initialize PHY here, and return */
179 return init_phy(dev);
wdenk42d1f032003-10-15 23:53:47 +0000180}
181
wdenk42d1f032003-10-15 23:53:47 +0000182/* Initializes data structures and registers for the controller,
wdenk9d46ea42005-03-14 23:56:42 +0000183 * and brings the interface up. Returns the link status, meaning
wdenk97d80fc2004-06-09 00:34:46 +0000184 * that it returns success if the link is up, failure otherwise.
Jon Loeliger89875e92006-10-10 17:03:43 -0500185 * This allows u-boot to find the first active controller.
186 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600187static int tsec_init(struct eth_device *dev, bd_t * bd)
wdenk42d1f032003-10-15 23:53:47 +0000188{
wdenk42d1f032003-10-15 23:53:47 +0000189 uint tempval;
190 char tmpbuf[MAC_ADDR_LEN];
191 int i;
wdenk97d80fc2004-06-09 00:34:46 +0000192 struct tsec_private *priv = (struct tsec_private *)dev->priv;
193 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000194
195 /* Make sure the controller is stopped */
196 tsec_halt(dev);
197
wdenk97d80fc2004-06-09 00:34:46 +0000198 /* Init MACCFG2. Defaults to GMII */
wdenk42d1f032003-10-15 23:53:47 +0000199 regs->maccfg2 = MACCFG2_INIT_SETTINGS;
200
201 /* Init ECNTRL */
202 regs->ecntrl = ECNTRL_INIT_SETTINGS;
203
204 /* Copy the station address into the address registers.
205 * Backwards, because little endian MACS are dumb */
Jon Loeliger89875e92006-10-10 17:03:43 -0500206 for (i = 0; i < MAC_ADDR_LEN; i++) {
wdenk97d80fc2004-06-09 00:34:46 +0000207 tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
wdenk42d1f032003-10-15 23:53:47 +0000208 }
Kim Phillips88ad3fd2009-07-17 12:17:00 -0500209 tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) |
210 tmpbuf[3];
211
212 regs->macstnaddr1 = tempval;
wdenk42d1f032003-10-15 23:53:47 +0000213
Jon Loeliger89875e92006-10-10 17:03:43 -0500214 tempval = *((uint *) (tmpbuf + 4));
wdenk42d1f032003-10-15 23:53:47 +0000215
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200216 regs->macstnaddr2 = tempval;
wdenk42d1f032003-10-15 23:53:47 +0000217
wdenk42d1f032003-10-15 23:53:47 +0000218 /* reset the indices to zero */
219 rxIdx = 0;
220 txIdx = 0;
221
222 /* Clear out (for the most part) the other registers */
223 init_registers(regs);
224
225 /* Ready the device for tx/rx */
wdenk97d80fc2004-06-09 00:34:46 +0000226 startup_tsec(dev);
wdenk42d1f032003-10-15 23:53:47 +0000227
wdenk97d80fc2004-06-09 00:34:46 +0000228 /* If there's no link, fail */
Ben Warren422b1a02008-01-09 18:15:53 -0500229 return (priv->link ? 0 : -1);
wdenk42d1f032003-10-15 23:53:47 +0000230}
231
Andy Fleming2abe3612008-08-31 16:33:27 -0500232/* Writes the given phy's reg with value, using the specified MDIO regs */
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530233static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr,
Andy Fleming2abe3612008-08-31 16:33:27 -0500234 uint reg, uint value)
wdenk97d80fc2004-06-09 00:34:46 +0000235{
Jon Loeliger89875e92006-10-10 17:03:43 -0500236 int timeout = 1000000;
wdenk97d80fc2004-06-09 00:34:46 +0000237
Andy Fleming2abe3612008-08-31 16:33:27 -0500238 phyregs->miimadd = (addr << 8) | reg;
239 phyregs->miimcon = value;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500240 asm("sync");
wdenk97d80fc2004-06-09 00:34:46 +0000241
Jon Loeliger89875e92006-10-10 17:03:43 -0500242 timeout = 1000000;
Andy Fleming2abe3612008-08-31 16:33:27 -0500243 while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
wdenk97d80fc2004-06-09 00:34:46 +0000244}
245
Andy Fleming2abe3612008-08-31 16:33:27 -0500246
247/* Provide the default behavior of writing the PHY of this ethernet device */
Peter Tyserc6dbdfd2009-11-09 13:09:46 -0600248#define write_phy_reg(priv, regnum, value) \
249 tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000250
wdenk97d80fc2004-06-09 00:34:46 +0000251/* Reads register regnum on the device's PHY through the
Andy Fleming2abe3612008-08-31 16:33:27 -0500252 * specified registers. It lowers and raises the read
wdenk97d80fc2004-06-09 00:34:46 +0000253 * command, and waits for the data to become valid (miimind
254 * notvalid bit cleared), and the bus to cease activity (miimind
255 * busy bit cleared), and then returns the value
256 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600257static uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs,
258 uint phyid, uint regnum)
wdenk42d1f032003-10-15 23:53:47 +0000259{
260 uint value;
261
wdenk97d80fc2004-06-09 00:34:46 +0000262 /* Put the address of the phy, and the register
263 * number into MIIMADD */
Andy Fleming2abe3612008-08-31 16:33:27 -0500264 phyregs->miimadd = (phyid << 8) | regnum;
wdenk42d1f032003-10-15 23:53:47 +0000265
266 /* Clear the command register, and wait */
Andy Fleming2abe3612008-08-31 16:33:27 -0500267 phyregs->miimcom = 0;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500268 asm("sync");
wdenk42d1f032003-10-15 23:53:47 +0000269
270 /* Initiate a read command, and wait */
Andy Fleming2abe3612008-08-31 16:33:27 -0500271 phyregs->miimcom = MIIM_READ_COMMAND;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500272 asm("sync");
wdenk42d1f032003-10-15 23:53:47 +0000273
274 /* Wait for the the indication that the read is done */
Andy Fleming2abe3612008-08-31 16:33:27 -0500275 while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
wdenk42d1f032003-10-15 23:53:47 +0000276
277 /* Grab the value read from the PHY */
Andy Fleming2abe3612008-08-31 16:33:27 -0500278 value = phyregs->miimstat;
wdenk42d1f032003-10-15 23:53:47 +0000279
280 return value;
281}
282
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000283/* #define to provide old read_phy_reg functionality without duplicating code */
Peter Tyserc6dbdfd2009-11-09 13:09:46 -0600284#define read_phy_reg(priv,regnum) \
285 tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
Andy Fleming2abe3612008-08-31 16:33:27 -0500286
287#define TBIANA_SETTINGS ( \
288 TBIANA_ASYMMETRIC_PAUSE \
289 | TBIANA_SYMMETRIC_PAUSE \
290 | TBIANA_FULL_DUPLEX \
291 )
292
Felix Radensky90b5bf22010-06-28 01:57:39 +0300293/* By default force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
294#ifndef CONFIG_TSEC_TBICR_SETTINGS
Andy Fleming2abe3612008-08-31 16:33:27 -0500295#define TBICR_SETTINGS ( \
296 TBICR_PHY_RESET \
Andy Fleming2abe3612008-08-31 16:33:27 -0500297 | TBICR_FULL_DUPLEX \
298 | TBICR_SPEED1_SET \
299 )
Felix Radensky90b5bf22010-06-28 01:57:39 +0300300#else
301#define TBICR_SETTINGS CONFIG_TSEC_TBICR_SETTINGS
302#endif /* CONFIG_TSEC_TBICR_SETTINGS */
Peter Tyser46e91672009-11-03 17:52:07 -0600303
Andy Fleming2abe3612008-08-31 16:33:27 -0500304/* Configure the TBI for SGMII operation */
305static void tsec_configure_serdes(struct tsec_private *priv)
306{
Peter Tyserc6dbdfd2009-11-09 13:09:46 -0600307 /* Access TBI PHY registers at given TSEC register offset as opposed
308 * to the register offset used for external PHY accesses */
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530309 tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA,
Andy Fleming2abe3612008-08-31 16:33:27 -0500310 TBIANA_SETTINGS);
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530311 tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON,
Andy Fleming2abe3612008-08-31 16:33:27 -0500312 TBICON_CLK_SELECT);
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530313 tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR,
Andy Fleming2abe3612008-08-31 16:33:27 -0500314 TBICR_SETTINGS);
315}
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000316
wdenk97d80fc2004-06-09 00:34:46 +0000317/* Discover which PHY is attached to the device, and configure it
318 * properly. If the PHY is not recognized, then return 0
319 * (failure). Otherwise, return 1
320 */
321static int init_phy(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +0000322{
wdenk97d80fc2004-06-09 00:34:46 +0000323 struct tsec_private *priv = (struct tsec_private *)dev->priv;
324 struct phy_info *curphy;
Andy Fleming2abe3612008-08-31 16:33:27 -0500325 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000326
327 /* Assign a Physical address to the TBI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328 regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
Jon Loeliger89875e92006-10-10 17:03:43 -0500329 asm("sync");
wdenk3dd7f0f2005-04-04 23:43:44 +0000330
331 /* Reset MII (due to new addresses) */
332 priv->phyregs->miimcfg = MIIMCFG_RESET;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500333 asm("sync");
wdenk3dd7f0f2005-04-04 23:43:44 +0000334 priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500335 asm("sync");
Jon Loeliger89875e92006-10-10 17:03:43 -0500336 while (priv->phyregs->miimind & MIIMIND_BUSY) ;
wdenk42d1f032003-10-15 23:53:47 +0000337
wdenk97d80fc2004-06-09 00:34:46 +0000338 /* Get the cmd structure corresponding to the attached
339 * PHY */
340 curphy = get_phy_info(dev);
wdenk42d1f032003-10-15 23:53:47 +0000341
Ben Warren4653f912006-10-26 14:38:25 -0400342 if (curphy == NULL) {
343 priv->phyinfo = NULL;
wdenk97d80fc2004-06-09 00:34:46 +0000344 printf("%s: No PHY found\n", dev->name);
wdenk42d1f032003-10-15 23:53:47 +0000345
wdenk97d80fc2004-06-09 00:34:46 +0000346 return 0;
wdenk42d1f032003-10-15 23:53:47 +0000347 }
348
Andy Fleming2abe3612008-08-31 16:33:27 -0500349 if (regs->ecntrl & ECNTRL_SGMII_MODE)
350 tsec_configure_serdes(priv);
351
wdenk97d80fc2004-06-09 00:34:46 +0000352 priv->phyinfo = curphy;
wdenk42d1f032003-10-15 23:53:47 +0000353
wdenk97d80fc2004-06-09 00:34:46 +0000354 phy_run_commands(priv, priv->phyinfo->config);
wdenk42d1f032003-10-15 23:53:47 +0000355
wdenk97d80fc2004-06-09 00:34:46 +0000356 return 1;
wdenk42d1f032003-10-15 23:53:47 +0000357}
358
Jon Loeliger89875e92006-10-10 17:03:43 -0500359/*
360 * Returns which value to write to the control register.
361 * For 10/100, the value is slightly different
362 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600363static uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000364{
Jon Loeliger89875e92006-10-10 17:03:43 -0500365 if (priv->flags & TSEC_GIGABIT)
wdenk97d80fc2004-06-09 00:34:46 +0000366 return MIIM_CONTROL_INIT;
367 else
368 return MIIM_CR_INIT;
369}
370
Peter Tyserb1e849f2009-02-04 15:14:05 -0600371/*
372 * Wait for auto-negotiation to complete, then determine link
Jon Loeliger89875e92006-10-10 17:03:43 -0500373 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600374static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000375{
Stefan Roese5810dc32005-09-21 18:20:22 +0200376 /*
Andy Fleming7613afd2007-08-15 20:03:44 -0500377 * Wait if the link is up, and autonegotiation is in progress
378 * (ie - we're capable and it's not done)
Stefan Roese5810dc32005-09-21 18:20:22 +0200379 */
380 mii_reg = read_phy_reg(priv, MIIM_STATUS);
Peter Tyserb1e849f2009-02-04 15:14:05 -0600381 if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
Stefan Roese5810dc32005-09-21 18:20:22 +0200382 int i = 0;
wdenk97d80fc2004-06-09 00:34:46 +0000383
Jon Loeliger89875e92006-10-10 17:03:43 -0500384 puts("Waiting for PHY auto negotiation to complete");
Andy Fleming7613afd2007-08-15 20:03:44 -0500385 while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
Stefan Roese5810dc32005-09-21 18:20:22 +0200386 /*
387 * Timeout reached ?
388 */
389 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500390 puts(" TIMEOUT !\n");
Stefan Roese5810dc32005-09-21 18:20:22 +0200391 priv->link = 0;
Jin Zhengxiong-R64188fcfb9a52006-06-27 18:12:23 +0800392 return 0;
Stefan Roese5810dc32005-09-21 18:20:22 +0200393 }
wdenk97d80fc2004-06-09 00:34:46 +0000394
Kim Phillips0d071cd2009-08-24 14:32:26 -0500395 if (ctrlc()) {
396 puts("user interrupt!\n");
397 priv->link = 0;
398 return -EINTR;
399 }
400
Stefan Roese5810dc32005-09-21 18:20:22 +0200401 if ((i++ % 1000) == 0) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500402 putc('.');
Stefan Roese5810dc32005-09-21 18:20:22 +0200403 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500404 udelay(1000); /* 1 ms */
wdenk97d80fc2004-06-09 00:34:46 +0000405 mii_reg = read_phy_reg(priv, MIIM_STATUS);
Stefan Roese5810dc32005-09-21 18:20:22 +0200406 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500407 puts(" done\n");
Peter Tyserb1e849f2009-02-04 15:14:05 -0600408
409 /* Link status bit is latched low, read it again */
410 mii_reg = read_phy_reg(priv, MIIM_STATUS);
411
Jon Loeliger89875e92006-10-10 17:03:43 -0500412 udelay(500000); /* another 500 ms (results in faster booting) */
wdenk97d80fc2004-06-09 00:34:46 +0000413 }
414
Peter Tyserb1e849f2009-02-04 15:14:05 -0600415 priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0;
416
wdenk97d80fc2004-06-09 00:34:46 +0000417 return 0;
418}
419
David Updegraffaf1c2b82007-04-20 14:34:48 -0500420/* Generic function which updates the speed and duplex. If
421 * autonegotiation is enabled, it uses the AND of the link
422 * partner's advertised capabilities and our advertised
423 * capabilities. If autonegotiation is disabled, we use the
424 * appropriate bits in the control register.
425 *
426 * Stolen from Linux's mii.c and phy_device.c
427 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600428static uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
David Updegraffaf1c2b82007-04-20 14:34:48 -0500429{
430 /* We're using autonegotiation */
431 if (mii_reg & PHY_BMSR_AUTN_ABLE) {
432 uint lpa = 0;
433 uint gblpa = 0;
434
435 /* Check for gigabit capability */
436 if (mii_reg & PHY_BMSR_EXT) {
437 /* We want a list of states supported by
438 * both PHYs in the link
439 */
440 gblpa = read_phy_reg(priv, PHY_1000BTSR);
441 gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
442 }
443
444 /* Set the baseline so we only have to set them
445 * if they're different
446 */
447 priv->speed = 10;
448 priv->duplexity = 0;
449
450 /* Check the gigabit fields */
451 if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
452 priv->speed = 1000;
453
454 if (gblpa & PHY_1000BTSR_1000FD)
455 priv->duplexity = 1;
456
457 /* We're done! */
458 return 0;
459 }
460
461 lpa = read_phy_reg(priv, PHY_ANAR);
462 lpa &= read_phy_reg(priv, PHY_ANLPAR);
463
464 if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
465 priv->speed = 100;
466
467 if (lpa & PHY_ANLPAR_TXFD)
468 priv->duplexity = 1;
469
470 } else if (lpa & PHY_ANLPAR_10FD)
471 priv->duplexity = 1;
472 } else {
473 uint bmcr = read_phy_reg(priv, PHY_BMCR);
474
475 priv->speed = 10;
476 priv->duplexity = 0;
477
478 if (bmcr & PHY_BMCR_DPLX)
479 priv->duplexity = 1;
480
481 if (bmcr & PHY_BMCR_1000_MBPS)
482 priv->speed = 1000;
483 else if (bmcr & PHY_BMCR_100_MBPS)
484 priv->speed = 100;
485 }
486
487 return 0;
488}
489
Paul Gortmaker91e25762007-01-16 11:38:14 -0500490/*
Zach LeRoy091dc9f2009-05-22 10:26:33 -0500491 * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
492 * circumstances. eg a gigabit TSEC connected to a gigabit switch with
493 * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
494 * link. "Ethernet@Wirespeed" reduces advertised speed until link
495 * can be achieved.
496 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600497static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv)
Zach LeRoy091dc9f2009-05-22 10:26:33 -0500498{
499 return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010;
500}
501
502/*
Paul Gortmaker91e25762007-01-16 11:38:14 -0500503 * Parse the BCM54xx status register for speed and duplex information.
504 * The linux sungem_phy has this information, but in a table format.
505 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600506static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
Paul Gortmaker91e25762007-01-16 11:38:14 -0500507{
Peter Tyser27165b52009-11-09 13:09:44 -0600508 /* If there is no link, speed and duplex don't matter */
509 if (!priv->link)
510 return 0;
Paul Gortmaker91e25762007-01-16 11:38:14 -0500511
Peter Tyser27165b52009-11-09 13:09:44 -0600512 switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
513 MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
514 case 1:
515 priv->duplexity = 0;
516 priv->speed = 10;
517 break;
518 case 2:
519 priv->duplexity = 1;
520 priv->speed = 10;
521 break;
522 case 3:
523 priv->duplexity = 0;
524 priv->speed = 100;
525 break;
526 case 5:
527 priv->duplexity = 1;
528 priv->speed = 100;
529 break;
530 case 6:
531 priv->duplexity = 0;
532 priv->speed = 1000;
533 break;
534 case 7:
535 priv->duplexity = 1;
536 priv->speed = 1000;
537 break;
538 default:
539 printf("Auto-neg error, defaulting to 10BT/HD\n");
540 priv->duplexity = 0;
541 priv->speed = 10;
542 break;
Paul Gortmaker91e25762007-01-16 11:38:14 -0500543 }
544
545 return 0;
Paul Gortmaker91e25762007-01-16 11:38:14 -0500546}
Peter Tyser8abb8dc2009-11-09 13:09:47 -0600547
548/*
549 * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
550 * 0x42 - "Operating Mode Status Register"
551 */
552static int BCM8482_is_serdes(struct tsec_private *priv)
553{
554 u16 val;
555 int serdes = 0;
556
557 write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_ER | 0x42);
558 val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA);
559
560 switch (val & 0x1f) {
561 case 0x0d: /* RGMII-to-100Base-FX */
562 case 0x0e: /* RGMII-to-SGMII */
563 case 0x0f: /* RGMII-to-SerDes */
564 case 0x12: /* SGMII-to-SerDes */
565 case 0x13: /* SGMII-to-100Base-FX */
566 case 0x16: /* SerDes-to-Serdes */
567 serdes = 1;
568 break;
569 case 0x6: /* RGMII-to-Copper */
570 case 0x14: /* SGMII-to-Copper */
571 case 0x17: /* SerDes-to-Copper */
572 break;
573 default:
574 printf("ERROR, invalid PHY mode (0x%x\n)", val);
575 break;
576 }
577
578 return serdes;
579}
580
581/*
582 * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
583 * Mode Status Register"
584 */
585uint mii_parse_BCM5482_serdes_sr(struct tsec_private *priv)
586{
587 u16 val;
588 int i = 0;
589
590 /* Wait 1s for link - Clause 37 autonegotiation happens very fast */
591 while (1) {
592 write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL,
593 MIIM_BCM54XX_EXP_SEL_ER | 0x42);
594 val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA);
595
596 if (val & 0x8000)
597 break;
598
599 if (i++ > 1000) {
600 priv->link = 0;
601 return 1;
602 }
603
604 udelay(1000); /* 1 ms */
605 }
606
607 priv->link = 1;
608 switch ((val >> 13) & 0x3) {
609 case (0x00):
610 priv->speed = 10;
611 break;
612 case (0x01):
613 priv->speed = 100;
614 break;
615 case (0x02):
616 priv->speed = 1000;
617 break;
618 }
619
620 priv->duplexity = (val & 0x1000) == 0x1000;
621
622 return 0;
623}
624
625/*
626 * Figure out if BCM5482 is in serdes or copper mode and determine link
627 * configuration accordingly
628 */
629static uint mii_parse_BCM5482_sr(uint mii_reg, struct tsec_private *priv)
630{
631 if (BCM8482_is_serdes(priv)) {
632 mii_parse_BCM5482_serdes_sr(priv);
Peter Tyser5f6b1442009-11-09 13:09:48 -0600633 priv->flags |= TSEC_FIBER;
Peter Tyser8abb8dc2009-11-09 13:09:47 -0600634 } else {
635 /* Wait for auto-negotiation to complete or fail */
636 mii_parse_sr(mii_reg, priv);
637
638 /* Parse BCM54xx copper aux status register */
639 mii_reg = read_phy_reg(priv, MIIM_BCM54xx_AUXSTATUS);
640 mii_parse_BCM54xx_sr(mii_reg, priv);
641 }
642
643 return 0;
644}
645
wdenk97d80fc2004-06-09 00:34:46 +0000646/* Parse the 88E1011's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500647 * information
648 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600649static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000650{
651 uint speed;
652
Stefan Roese5810dc32005-09-21 18:20:22 +0200653 mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
654
Andy Fleming7613afd2007-08-15 20:03:44 -0500655 if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
656 !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
Stefan Roese5810dc32005-09-21 18:20:22 +0200657 int i = 0;
658
Jon Loeliger89875e92006-10-10 17:03:43 -0500659 puts("Waiting for PHY realtime link");
Andy Fleming7613afd2007-08-15 20:03:44 -0500660 while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
661 /* Timeout reached ? */
Stefan Roese5810dc32005-09-21 18:20:22 +0200662 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500663 puts(" TIMEOUT !\n");
Stefan Roese5810dc32005-09-21 18:20:22 +0200664 priv->link = 0;
665 break;
666 }
667
668 if ((i++ % 1000) == 0) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500669 putc('.');
Stefan Roese5810dc32005-09-21 18:20:22 +0200670 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500671 udelay(1000); /* 1 ms */
Stefan Roese5810dc32005-09-21 18:20:22 +0200672 mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
673 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500674 puts(" done\n");
675 udelay(500000); /* another 500 ms (results in faster booting) */
Andy Fleming7613afd2007-08-15 20:03:44 -0500676 } else {
677 if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
678 priv->link = 1;
679 else
680 priv->link = 0;
Stefan Roese5810dc32005-09-21 18:20:22 +0200681 }
682
Jon Loeliger89875e92006-10-10 17:03:43 -0500683 if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
wdenk97d80fc2004-06-09 00:34:46 +0000684 priv->duplexity = 1;
685 else
686 priv->duplexity = 0;
687
Jon Loeliger89875e92006-10-10 17:03:43 -0500688 speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
wdenk97d80fc2004-06-09 00:34:46 +0000689
Jon Loeliger89875e92006-10-10 17:03:43 -0500690 switch (speed) {
691 case MIIM_88E1011_PHYSTAT_GBIT:
692 priv->speed = 1000;
693 break;
694 case MIIM_88E1011_PHYSTAT_100:
695 priv->speed = 100;
696 break;
697 default:
698 priv->speed = 10;
wdenk97d80fc2004-06-09 00:34:46 +0000699 }
700
701 return 0;
702}
703
Dave Liu18ee3202008-01-11 18:45:28 +0800704/* Parse the RTL8211B's status register for speed and duplex
705 * information
706 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600707static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
Dave Liu18ee3202008-01-11 18:45:28 +0800708{
709 uint speed;
710
711 mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
Anton Vorontsovc7604782008-03-14 23:20:30 +0300712 if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
Dave Liu18ee3202008-01-11 18:45:28 +0800713 int i = 0;
714
Anton Vorontsovc7604782008-03-14 23:20:30 +0300715 /* in case of timeout ->link is cleared */
716 priv->link = 1;
Dave Liu18ee3202008-01-11 18:45:28 +0800717 puts("Waiting for PHY realtime link");
718 while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
719 /* Timeout reached ? */
720 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
721 puts(" TIMEOUT !\n");
722 priv->link = 0;
723 break;
724 }
725
726 if ((i++ % 1000) == 0) {
727 putc('.');
728 }
729 udelay(1000); /* 1 ms */
730 mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
731 }
732 puts(" done\n");
733 udelay(500000); /* another 500 ms (results in faster booting) */
734 } else {
735 if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
736 priv->link = 1;
737 else
738 priv->link = 0;
739 }
740
741 if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
742 priv->duplexity = 1;
743 else
744 priv->duplexity = 0;
745
746 speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
747
748 switch (speed) {
749 case MIIM_RTL8211B_PHYSTAT_GBIT:
750 priv->speed = 1000;
751 break;
752 case MIIM_RTL8211B_PHYSTAT_100:
753 priv->speed = 100;
754 break;
755 default:
756 priv->speed = 10;
757 }
758
759 return 0;
760}
761
wdenk97d80fc2004-06-09 00:34:46 +0000762/* Parse the cis8201's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500763 * information
764 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600765static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000766{
767 uint speed;
768
Jon Loeliger89875e92006-10-10 17:03:43 -0500769 if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
wdenk97d80fc2004-06-09 00:34:46 +0000770 priv->duplexity = 1;
771 else
772 priv->duplexity = 0;
773
774 speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
Jon Loeliger89875e92006-10-10 17:03:43 -0500775 switch (speed) {
776 case MIIM_CIS8201_AUXCONSTAT_GBIT:
777 priv->speed = 1000;
778 break;
779 case MIIM_CIS8201_AUXCONSTAT_100:
780 priv->speed = 100;
781 break;
782 default:
783 priv->speed = 10;
784 break;
wdenk97d80fc2004-06-09 00:34:46 +0000785 }
786
787 return 0;
788}
Jon Loeliger89875e92006-10-10 17:03:43 -0500789
Jon Loeligerdebb7352006-04-26 17:58:56 -0500790/* Parse the vsc8244's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500791 * information
792 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600793static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500794{
Jon Loeliger89875e92006-10-10 17:03:43 -0500795 uint speed;
796
797 if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
798 priv->duplexity = 1;
799 else
800 priv->duplexity = 0;
801
802 speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
803 switch (speed) {
804 case MIIM_VSC8244_AUXCONSTAT_GBIT:
805 priv->speed = 1000;
806 break;
807 case MIIM_VSC8244_AUXCONSTAT_100:
808 priv->speed = 100;
809 break;
810 default:
811 priv->speed = 10;
812 break;
813 }
814
815 return 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500816}
wdenk97d80fc2004-06-09 00:34:46 +0000817
wdenk97d80fc2004-06-09 00:34:46 +0000818/* Parse the DM9161's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500819 * information
820 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600821static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000822{
Jon Loeliger89875e92006-10-10 17:03:43 -0500823 if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
wdenk97d80fc2004-06-09 00:34:46 +0000824 priv->speed = 100;
825 else
826 priv->speed = 10;
827
Jon Loeliger89875e92006-10-10 17:03:43 -0500828 if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
wdenk97d80fc2004-06-09 00:34:46 +0000829 priv->duplexity = 1;
830 else
831 priv->duplexity = 0;
832
833 return 0;
834}
835
Jon Loeliger89875e92006-10-10 17:03:43 -0500836/*
837 * Hack to write all 4 PHYs with the LED values
838 */
Peter Tysere1957ef2009-11-09 13:09:45 -0600839static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000840{
841 uint phyid;
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +0530842 volatile tsec_mdio_t *regbase = priv->phyregs;
Jon Loeliger89875e92006-10-10 17:03:43 -0500843 int timeout = 1000000;
wdenk97d80fc2004-06-09 00:34:46 +0000844
Jon Loeliger89875e92006-10-10 17:03:43 -0500845 for (phyid = 0; phyid < 4; phyid++) {
wdenk97d80fc2004-06-09 00:34:46 +0000846 regbase->miimadd = (phyid << 8) | mii_reg;
847 regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500848 asm("sync");
wdenk97d80fc2004-06-09 00:34:46 +0000849
Jon Loeliger89875e92006-10-10 17:03:43 -0500850 timeout = 1000000;
851 while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
wdenk97d80fc2004-06-09 00:34:46 +0000852 }
853
854 return MIIM_CIS8204_SLEDCON_INIT;
855}
856
Peter Tysere1957ef2009-11-09 13:09:45 -0600857static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500858{
859 if (priv->flags & TSEC_REDUCED)
860 return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
861 else
862 return MIIM_CIS8204_EPHYCON_INIT;
863}
wdenk97d80fc2004-06-09 00:34:46 +0000864
Peter Tysere1957ef2009-11-09 13:09:45 -0600865static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
Dave Liu19580e62007-09-18 12:37:57 +0800866{
867 uint mii_data = read_phy_reg(priv, mii_reg);
868
869 if (priv->flags & TSEC_REDUCED)
870 mii_data = (mii_data & 0xfff0) | 0x000b;
871 return mii_data;
872}
873
wdenk97d80fc2004-06-09 00:34:46 +0000874/* Initialized required registers to appropriate values, zeroing
875 * those we don't care about (unless zero is bad, in which case,
Jon Loeliger89875e92006-10-10 17:03:43 -0500876 * choose a more appropriate value)
877 */
878static void init_registers(volatile tsec_t * regs)
wdenk42d1f032003-10-15 23:53:47 +0000879{
880 /* Clear IEVENT */
881 regs->ievent = IEVENT_INIT_CLEAR;
882
883 regs->imask = IMASK_INIT_CLEAR;
884
885 regs->hash.iaddr0 = 0;
886 regs->hash.iaddr1 = 0;
887 regs->hash.iaddr2 = 0;
888 regs->hash.iaddr3 = 0;
889 regs->hash.iaddr4 = 0;
890 regs->hash.iaddr5 = 0;
891 regs->hash.iaddr6 = 0;
892 regs->hash.iaddr7 = 0;
893
894 regs->hash.gaddr0 = 0;
895 regs->hash.gaddr1 = 0;
896 regs->hash.gaddr2 = 0;
897 regs->hash.gaddr3 = 0;
898 regs->hash.gaddr4 = 0;
899 regs->hash.gaddr5 = 0;
900 regs->hash.gaddr6 = 0;
901 regs->hash.gaddr7 = 0;
902
903 regs->rctrl = 0x00000000;
904
905 /* Init RMON mib registers */
906 memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
907
908 regs->rmon.cam1 = 0xffffffff;
909 regs->rmon.cam2 = 0xffffffff;
910
911 regs->mrblr = MRBLR_INIT_SETTINGS;
912
913 regs->minflr = MINFLR_INIT_SETTINGS;
914
915 regs->attr = ATTR_INIT_SETTINGS;
916 regs->attreli = ATTRELI_INIT_SETTINGS;
917
918}
919
wdenk97d80fc2004-06-09 00:34:46 +0000920/* Configure maccfg2 based on negotiated speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500921 * reported by PHY handling code
922 */
wdenk97d80fc2004-06-09 00:34:46 +0000923static void adjust_link(struct eth_device *dev)
924{
925 struct tsec_private *priv = (struct tsec_private *)dev->priv;
926 volatile tsec_t *regs = priv->regs;
927
Jon Loeliger89875e92006-10-10 17:03:43 -0500928 if (priv->link) {
929 if (priv->duplexity != 0)
wdenk97d80fc2004-06-09 00:34:46 +0000930 regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
931 else
932 regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
933
Jon Loeliger89875e92006-10-10 17:03:43 -0500934 switch (priv->speed) {
935 case 1000:
936 regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
937 | MACCFG2_GMII);
938 break;
939 case 100:
940 case 10:
941 regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
942 | MACCFG2_MII);
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500943
Nick Spencef484dc72006-09-07 07:39:46 -0700944 /* Set R100 bit in all modes although
945 * it is only used in RGMII mode
Jon Loeliger89875e92006-10-10 17:03:43 -0500946 */
Nick Spencef484dc72006-09-07 07:39:46 -0700947 if (priv->speed == 100)
Jon Loeliger89875e92006-10-10 17:03:43 -0500948 regs->ecntrl |= ECNTRL_R100;
949 else
950 regs->ecntrl &= ~(ECNTRL_R100);
951 break;
952 default:
953 printf("%s: Speed was bad\n", dev->name);
954 break;
wdenk97d80fc2004-06-09 00:34:46 +0000955 }
956
Peter Tyser5f6b1442009-11-09 13:09:48 -0600957 printf("Speed: %d, %s duplex%s\n", priv->speed,
958 (priv->duplexity) ? "full" : "half",
959 (priv->flags & TSEC_FIBER) ? ", fiber mode" : "");
wdenk97d80fc2004-06-09 00:34:46 +0000960
961 } else {
962 printf("%s: No link.\n", dev->name);
963 }
964}
965
wdenk97d80fc2004-06-09 00:34:46 +0000966/* Set up the buffers and their descriptors, and bring up the
Jon Loeliger89875e92006-10-10 17:03:43 -0500967 * interface
968 */
wdenk97d80fc2004-06-09 00:34:46 +0000969static void startup_tsec(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +0000970{
971 int i;
wdenk97d80fc2004-06-09 00:34:46 +0000972 struct tsec_private *priv = (struct tsec_private *)dev->priv;
973 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000974
975 /* Point to the buffer descriptors */
976 regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
977 regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
978
979 /* Initialize the Rx Buffer descriptors */
980 for (i = 0; i < PKTBUFSRX; i++) {
981 rtx.rxbd[i].status = RXBD_EMPTY;
982 rtx.rxbd[i].length = 0;
Jon Loeliger89875e92006-10-10 17:03:43 -0500983 rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
wdenk42d1f032003-10-15 23:53:47 +0000984 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500985 rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
wdenk42d1f032003-10-15 23:53:47 +0000986
987 /* Initialize the TX Buffer Descriptors */
Jon Loeliger89875e92006-10-10 17:03:43 -0500988 for (i = 0; i < TX_BUF_CNT; i++) {
wdenk42d1f032003-10-15 23:53:47 +0000989 rtx.txbd[i].status = 0;
990 rtx.txbd[i].length = 0;
991 rtx.txbd[i].bufPtr = 0;
992 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500993 rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
wdenk42d1f032003-10-15 23:53:47 +0000994
wdenk97d80fc2004-06-09 00:34:46 +0000995 /* Start up the PHY */
Ben Warren4653f912006-10-26 14:38:25 -0400996 if(priv->phyinfo)
997 phy_run_commands(priv, priv->phyinfo->startup);
David Updegraffaf1c2b82007-04-20 14:34:48 -0500998
wdenk97d80fc2004-06-09 00:34:46 +0000999 adjust_link(dev);
1000
wdenk42d1f032003-10-15 23:53:47 +00001001 /* Enable Transmit and Receive */
1002 regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1003
1004 /* Tell the DMA it is clear to go */
1005 regs->dmactrl |= DMACTRL_INIT_SETTINGS;
1006 regs->tstat = TSTAT_CLEAR_THALT;
Dan Wilson5c7ea642007-10-19 11:33:48 -05001007 regs->rstat = RSTAT_CLEAR_RHALT;
wdenk42d1f032003-10-15 23:53:47 +00001008 regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
1009}
1010
wdenk9d46ea42005-03-14 23:56:42 +00001011/* This returns the status bits of the device. The return value
wdenk42d1f032003-10-15 23:53:47 +00001012 * is never checked, and this is what the 8260 driver did, so we
wdenk9d46ea42005-03-14 23:56:42 +00001013 * do the same. Presumably, this would be zero if there were no
Jon Loeliger89875e92006-10-10 17:03:43 -05001014 * errors
1015 */
1016static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
wdenk42d1f032003-10-15 23:53:47 +00001017{
1018 int i;
1019 int result = 0;
wdenk97d80fc2004-06-09 00:34:46 +00001020 struct tsec_private *priv = (struct tsec_private *)dev->priv;
1021 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +00001022
1023 /* Find an empty buffer descriptor */
Jon Loeliger89875e92006-10-10 17:03:43 -05001024 for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
wdenk42d1f032003-10-15 23:53:47 +00001025 if (i >= TOUT_LOOP) {
Jon Loeliger89875e92006-10-10 17:03:43 -05001026 debug("%s: tsec: tx buffers full\n", dev->name);
wdenk42d1f032003-10-15 23:53:47 +00001027 return result;
1028 }
1029 }
1030
Jon Loeliger89875e92006-10-10 17:03:43 -05001031 rtx.txbd[txIdx].bufPtr = (uint) packet;
wdenk42d1f032003-10-15 23:53:47 +00001032 rtx.txbd[txIdx].length = length;
Jon Loeliger89875e92006-10-10 17:03:43 -05001033 rtx.txbd[txIdx].status |=
1034 (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
wdenk42d1f032003-10-15 23:53:47 +00001035
1036 /* Tell the DMA to go */
1037 regs->tstat = TSTAT_CLEAR_THALT;
1038
1039 /* Wait for buffer to be transmitted */
Jon Loeliger89875e92006-10-10 17:03:43 -05001040 for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
wdenk42d1f032003-10-15 23:53:47 +00001041 if (i >= TOUT_LOOP) {
Jon Loeliger89875e92006-10-10 17:03:43 -05001042 debug("%s: tsec: tx error\n", dev->name);
wdenk42d1f032003-10-15 23:53:47 +00001043 return result;
1044 }
1045 }
1046
1047 txIdx = (txIdx + 1) % TX_BUF_CNT;
1048 result = rtx.txbd[txIdx].status & TXBD_STATS;
1049
1050 return result;
1051}
1052
Jon Loeliger89875e92006-10-10 17:03:43 -05001053static int tsec_recv(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +00001054{
1055 int length;
wdenk97d80fc2004-06-09 00:34:46 +00001056 struct tsec_private *priv = (struct tsec_private *)dev->priv;
1057 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +00001058
Jon Loeliger89875e92006-10-10 17:03:43 -05001059 while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
wdenk42d1f032003-10-15 23:53:47 +00001060
1061 length = rtx.rxbd[rxIdx].length;
1062
1063 /* Send the packet up if there were no errors */
1064 if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
1065 NetReceive(NetRxPackets[rxIdx], length - 4);
wdenk97d80fc2004-06-09 00:34:46 +00001066 } else {
1067 printf("Got error %x\n",
Jon Loeliger89875e92006-10-10 17:03:43 -05001068 (rtx.rxbd[rxIdx].status & RXBD_STATS));
wdenk42d1f032003-10-15 23:53:47 +00001069 }
1070
1071 rtx.rxbd[rxIdx].length = 0;
1072
1073 /* Set the wrap bit if this is the last element in the list */
Jon Loeliger89875e92006-10-10 17:03:43 -05001074 rtx.rxbd[rxIdx].status =
1075 RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
wdenk42d1f032003-10-15 23:53:47 +00001076
1077 rxIdx = (rxIdx + 1) % PKTBUFSRX;
1078 }
1079
Jon Loeliger89875e92006-10-10 17:03:43 -05001080 if (regs->ievent & IEVENT_BSY) {
wdenk42d1f032003-10-15 23:53:47 +00001081 regs->ievent = IEVENT_BSY;
1082 regs->rstat = RSTAT_CLEAR_RHALT;
1083 }
1084
1085 return -1;
1086
1087}
1088
wdenk97d80fc2004-06-09 00:34:46 +00001089/* Stop the interface */
Jon Loeliger89875e92006-10-10 17:03:43 -05001090static void tsec_halt(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +00001091{
wdenk97d80fc2004-06-09 00:34:46 +00001092 struct tsec_private *priv = (struct tsec_private *)dev->priv;
1093 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +00001094
1095 regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
1096 regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
1097
Andy Fleming538be582010-04-19 14:54:49 -05001098 while ((regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))
1099 != (IEVENT_GRSC | IEVENT_GTSC)) ;
wdenk42d1f032003-10-15 23:53:47 +00001100
1101 regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
1102
wdenk97d80fc2004-06-09 00:34:46 +00001103 /* Shut down the PHY, as needed */
Ben Warren4653f912006-10-26 14:38:25 -04001104 if(priv->phyinfo)
1105 phy_run_commands(priv, priv->phyinfo->shutdown);
wdenk42d1f032003-10-15 23:53:47 +00001106}
wdenk7abf0c52004-04-18 21:45:42 +00001107
Peter Tysere1957ef2009-11-09 13:09:45 -06001108static struct phy_info phy_info_M88E1149S = {
Wolfgang Denk5728be32007-08-06 01:01:49 +02001109 0x1410ca,
1110 "Marvell 88E1149S",
1111 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001112 (struct phy_cmd[]) { /* config */
Wolfgang Denk5728be32007-08-06 01:01:49 +02001113 /* Reset and configure the PHY */
1114 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1115 {0x1d, 0x1f, NULL},
1116 {0x1e, 0x200c, NULL},
1117 {0x1d, 0x5, NULL},
1118 {0x1e, 0x0, NULL},
1119 {0x1e, 0x100, NULL},
1120 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1121 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1122 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1123 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1124 {miim_end,}
1125 },
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001126 (struct phy_cmd[]) { /* startup */
Wolfgang Denk5728be32007-08-06 01:01:49 +02001127 /* Status is read once to clear old link state */
1128 {MIIM_STATUS, miim_read, NULL},
1129 /* Auto-negotiate */
1130 {MIIM_STATUS, miim_read, &mii_parse_sr},
1131 /* Read the status */
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001132 {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
Wolfgang Denk5728be32007-08-06 01:01:49 +02001133 {miim_end,}
1134 },
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001135 (struct phy_cmd[]) { /* shutdown */
Wolfgang Denk5728be32007-08-06 01:01:49 +02001136 {miim_end,}
1137 },
Andy Flemingc7e717e2007-08-03 04:05:25 -05001138};
1139
Paul Gortmaker91e25762007-01-16 11:38:14 -05001140/* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
Peter Tysere1957ef2009-11-09 13:09:45 -06001141static struct phy_info phy_info_BCM5461S = {
Paul Gortmaker91e25762007-01-16 11:38:14 -05001142 0x02060c1, /* 5461 ID */
1143 "Broadcom BCM5461S",
1144 0, /* not clear to me what minor revisions we can shift away */
1145 (struct phy_cmd[]) { /* config */
1146 /* Reset and configure the PHY */
1147 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1148 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1149 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1150 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1151 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1152 {miim_end,}
1153 },
1154 (struct phy_cmd[]) { /* startup */
1155 /* Status is read once to clear old link state */
1156 {MIIM_STATUS, miim_read, NULL},
1157 /* Auto-negotiate */
1158 {MIIM_STATUS, miim_read, &mii_parse_sr},
1159 /* Read the status */
1160 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1161 {miim_end,}
1162 },
1163 (struct phy_cmd[]) { /* shutdown */
1164 {miim_end,}
1165 },
1166};
1167
Peter Tysere1957ef2009-11-09 13:09:45 -06001168static struct phy_info phy_info_BCM5464S = {
Joe Hammanc3243cf2007-04-30 16:47:28 -05001169 0x02060b1, /* 5464 ID */
1170 "Broadcom BCM5464S",
1171 0, /* not clear to me what minor revisions we can shift away */
1172 (struct phy_cmd[]) { /* config */
1173 /* Reset and configure the PHY */
1174 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1175 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1176 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1177 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1178 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1179 {miim_end,}
1180 },
1181 (struct phy_cmd[]) { /* startup */
1182 /* Status is read once to clear old link state */
1183 {MIIM_STATUS, miim_read, NULL},
1184 /* Auto-negotiate */
1185 {MIIM_STATUS, miim_read, &mii_parse_sr},
1186 /* Read the status */
1187 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1188 {miim_end,}
1189 },
1190 (struct phy_cmd[]) { /* shutdown */
1191 {miim_end,}
1192 },
1193};
1194
Peter Tysere1957ef2009-11-09 13:09:45 -06001195static struct phy_info phy_info_BCM5482S = {
Zach LeRoy091dc9f2009-05-22 10:26:33 -05001196 0x0143bcb,
1197 "Broadcom BCM5482S",
1198 4,
1199 (struct phy_cmd[]) { /* config */
1200 /* Reset and configure the PHY */
1201 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1202 /* Setup read from auxilary control shadow register 7 */
1203 {MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL},
1204 /* Read Misc Control register and or in Ethernet@Wirespeed */
1205 {MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed},
1206 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
Peter Tyser8abb8dc2009-11-09 13:09:47 -06001207 /* Initial config/enable of secondary SerDes interface */
1208 {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf), NULL},
1209 /* Write intial value to secondary SerDes Contol */
1210 {MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_SSD | 0, NULL},
1211 {MIIM_BCM54XX_EXP_DATA, MIIM_CONTROL_RESTART, NULL},
1212 /* Enable copper/fiber auto-detect */
1213 {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)},
Zach LeRoy091dc9f2009-05-22 10:26:33 -05001214 {miim_end,}
1215 },
1216 (struct phy_cmd[]) { /* startup */
1217 /* Status is read once to clear old link state */
1218 {MIIM_STATUS, miim_read, NULL},
Peter Tyser8abb8dc2009-11-09 13:09:47 -06001219 /* Determine copper/fiber, auto-negotiate, and read the result */
1220 {MIIM_STATUS, miim_read, &mii_parse_BCM5482_sr},
Zach LeRoy091dc9f2009-05-22 10:26:33 -05001221 {miim_end,}
1222 },
1223 (struct phy_cmd[]) { /* shutdown */
1224 {miim_end,}
1225 },
1226};
1227
Peter Tysere1957ef2009-11-09 13:09:45 -06001228static struct phy_info phy_info_M88E1011S = {
wdenk97d80fc2004-06-09 00:34:46 +00001229 0x01410c6,
1230 "Marvell 88E1011S",
1231 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001232 (struct phy_cmd[]) { /* config */
1233 /* Reset and configure the PHY */
1234 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1235 {0x1d, 0x1f, NULL},
1236 {0x1e, 0x200c, NULL},
1237 {0x1d, 0x5, NULL},
1238 {0x1e, 0x0, NULL},
1239 {0x1e, 0x100, NULL},
1240 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1241 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1242 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1243 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1244 {miim_end,}
1245 },
1246 (struct phy_cmd[]) { /* startup */
1247 /* Status is read once to clear old link state */
1248 {MIIM_STATUS, miim_read, NULL},
1249 /* Auto-negotiate */
1250 {MIIM_STATUS, miim_read, &mii_parse_sr},
1251 /* Read the status */
1252 {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
1253 {miim_end,}
1254 },
1255 (struct phy_cmd[]) { /* shutdown */
1256 {miim_end,}
1257 },
wdenk97d80fc2004-06-09 00:34:46 +00001258};
1259
Peter Tysere1957ef2009-11-09 13:09:45 -06001260static struct phy_info phy_info_M88E1111S = {
wdenk9d46ea42005-03-14 23:56:42 +00001261 0x01410cc,
1262 "Marvell 88E1111S",
1263 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001264 (struct phy_cmd[]) { /* config */
1265 /* Reset and configure the PHY */
1266 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1267 {0x1b, 0x848f, &mii_m88e1111s_setmode},
1268 {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
1269 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1270 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1271 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1272 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1273 {miim_end,}
1274 },
1275 (struct phy_cmd[]) { /* startup */
1276 /* Status is read once to clear old link state */
1277 {MIIM_STATUS, miim_read, NULL},
1278 /* Auto-negotiate */
1279 {MIIM_STATUS, miim_read, &mii_parse_sr},
1280 /* Read the status */
1281 {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
1282 {miim_end,}
1283 },
1284 (struct phy_cmd[]) { /* shutdown */
1285 {miim_end,}
1286 },
wdenk9d46ea42005-03-14 23:56:42 +00001287};
1288
Peter Tysere1957ef2009-11-09 13:09:45 -06001289static struct phy_info phy_info_M88E1118 = {
Ron Madrid290ef642008-05-23 15:37:05 -07001290 0x01410e1,
1291 "Marvell 88E1118",
1292 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001293 (struct phy_cmd[]) { /* config */
Ron Madrid290ef642008-05-23 15:37:05 -07001294 /* Reset and configure the PHY */
1295 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1296 {0x16, 0x0002, NULL}, /* Change Page Number */
1297 {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
Ron Madrid12a8b9d2009-01-28 16:17:21 -08001298 {0x16, 0x0003, NULL}, /* Change Page Number */
1299 {0x10, 0x021e, NULL}, /* Adjust LED control */
1300 {0x16, 0x0000, NULL}, /* Change Page Number */
Ron Madrid290ef642008-05-23 15:37:05 -07001301 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1302 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1303 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1304 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1305 {miim_end,}
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001306 },
1307 (struct phy_cmd[]) { /* startup */
Ron Madrid290ef642008-05-23 15:37:05 -07001308 {0x16, 0x0000, NULL}, /* Change Page Number */
1309 /* Status is read once to clear old link state */
1310 {MIIM_STATUS, miim_read, NULL},
1311 /* Auto-negotiate */
Ron Madrid12a8b9d2009-01-28 16:17:21 -08001312 {MIIM_STATUS, miim_read, &mii_parse_sr},
Ron Madrid290ef642008-05-23 15:37:05 -07001313 /* Read the status */
1314 {MIIM_88E1011_PHY_STATUS, miim_read,
1315 &mii_parse_88E1011_psr},
1316 {miim_end,}
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001317 },
1318 (struct phy_cmd[]) { /* shutdown */
Ron Madrid290ef642008-05-23 15:37:05 -07001319 {miim_end,}
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001320 },
Ron Madrid290ef642008-05-23 15:37:05 -07001321};
1322
Sergei Poselenovd23dc392008-06-06 15:52:44 +02001323/*
1324 * Since to access LED register we need do switch the page, we
1325 * do LED configuring in the miim_read-like function as follows
1326 */
Peter Tysere1957ef2009-11-09 13:09:45 -06001327static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
Sergei Poselenovd23dc392008-06-06 15:52:44 +02001328{
1329 uint pg;
1330
1331 /* Switch the page to access the led register */
1332 pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
1333 write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);
1334
1335 /* Configure leds */
1336 write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
1337 MIIM_88E1121_PHY_LED_DEF);
1338
1339 /* Restore the page pointer */
1340 write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
1341 return 0;
1342}
1343
Peter Tysere1957ef2009-11-09 13:09:45 -06001344static struct phy_info phy_info_M88E1121R = {
Sergei Poselenovd23dc392008-06-06 15:52:44 +02001345 0x01410cb,
1346 "Marvell 88E1121R",
1347 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001348 (struct phy_cmd[]) { /* config */
1349 /* Reset and configure the PHY */
1350 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1351 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1352 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1353 /* Configure leds */
1354 {MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led},
1355 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1356 /* Disable IRQs and de-assert interrupt */
1357 {MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
1358 {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
1359 {miim_end,}
1360 },
1361 (struct phy_cmd[]) { /* startup */
1362 /* Status is read once to clear old link state */
1363 {MIIM_STATUS, miim_read, NULL},
1364 {MIIM_STATUS, miim_read, &mii_parse_sr},
1365 {MIIM_STATUS, miim_read, &mii_parse_link},
1366 {miim_end,}
1367 },
1368 (struct phy_cmd[]) { /* shutdown */
1369 {miim_end,}
1370 },
Sergei Poselenovd23dc392008-06-06 15:52:44 +02001371};
1372
Andy Fleming09f3e092006-09-13 10:34:18 -05001373static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
1374{
Andy Fleming09f3e092006-09-13 10:34:18 -05001375 uint mii_data = read_phy_reg(priv, mii_reg);
1376
Andy Fleming09f3e092006-09-13 10:34:18 -05001377 /* Setting MIIM_88E1145_PHY_EXT_CR */
1378 if (priv->flags & TSEC_REDUCED)
1379 return mii_data |
Jon Loeliger89875e92006-10-10 17:03:43 -05001380 MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
Andy Fleming09f3e092006-09-13 10:34:18 -05001381 else
1382 return mii_data;
1383}
1384
1385static struct phy_info phy_info_M88E1145 = {
1386 0x01410cd,
1387 "Marvell 88E1145",
1388 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001389 (struct phy_cmd[]) { /* config */
1390 /* Reset the PHY */
1391 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
Andy Fleming7507d562007-05-08 17:23:02 -05001392
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001393 /* Errata E0, E1 */
1394 {29, 0x001b, NULL},
1395 {30, 0x418f, NULL},
1396 {29, 0x0016, NULL},
1397 {30, 0xa2da, NULL},
Andy Fleming09f3e092006-09-13 10:34:18 -05001398
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001399 /* Configure the PHY */
1400 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1401 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1402 {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL},
1403 {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
1404 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1405 {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
1406 {miim_end,}
1407 },
1408 (struct phy_cmd[]) { /* startup */
1409 /* Status is read once to clear old link state */
1410 {MIIM_STATUS, miim_read, NULL},
1411 /* Auto-negotiate */
1412 {MIIM_STATUS, miim_read, &mii_parse_sr},
1413 {MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL},
1414 /* Read the Status */
1415 {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
1416 {miim_end,}
1417 },
1418 (struct phy_cmd[]) { /* shutdown */
1419 {miim_end,}
1420 },
Andy Fleming09f3e092006-09-13 10:34:18 -05001421};
1422
Peter Tysere1957ef2009-11-09 13:09:45 -06001423static struct phy_info phy_info_cis8204 = {
wdenk97d80fc2004-06-09 00:34:46 +00001424 0x3f11,
1425 "Cicada Cis8204",
1426 6,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001427 (struct phy_cmd[]) { /* config */
1428 /* Override PHY config settings */
1429 {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1430 /* Configure some basic stuff */
1431 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1432 {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
1433 &mii_cis8204_fixled},
1434 {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
1435 &mii_cis8204_setmode},
1436 {miim_end,}
1437 },
1438 (struct phy_cmd[]) { /* startup */
1439 /* Read the Status (2x to make sure link is right) */
1440 {MIIM_STATUS, miim_read, NULL},
1441 /* Auto-negotiate */
1442 {MIIM_STATUS, miim_read, &mii_parse_sr},
1443 /* Read the status */
1444 {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
1445 {miim_end,}
1446 },
1447 (struct phy_cmd[]) { /* shutdown */
1448 {miim_end,}
1449 },
wdenk97d80fc2004-06-09 00:34:46 +00001450};
1451
1452/* Cicada 8201 */
Peter Tysere1957ef2009-11-09 13:09:45 -06001453static struct phy_info phy_info_cis8201 = {
wdenk97d80fc2004-06-09 00:34:46 +00001454 0xfc41,
1455 "CIS8201",
1456 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001457 (struct phy_cmd[]) { /* config */
1458 /* Override PHY config settings */
1459 {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1460 /* Set up the interface mode */
1461 {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
1462 /* Configure some basic stuff */
1463 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1464 {miim_end,}
1465 },
1466 (struct phy_cmd[]) { /* startup */
1467 /* Read the Status (2x to make sure link is right) */
1468 {MIIM_STATUS, miim_read, NULL},
1469 /* Auto-negotiate */
1470 {MIIM_STATUS, miim_read, &mii_parse_sr},
1471 /* Read the status */
1472 {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
1473 {miim_end,}
1474 },
1475 (struct phy_cmd[]) { /* shutdown */
1476 {miim_end,}
1477 },
wdenk97d80fc2004-06-09 00:34:46 +00001478};
Peter Tysere1957ef2009-11-09 13:09:45 -06001479
1480static struct phy_info phy_info_VSC8211 = {
Pieter Henning736323a2009-02-22 23:17:15 -08001481 0xfc4b,
1482 "Vitesse VSC8211",
1483 4,
1484 (struct phy_cmd[]) { /* config */
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001485 /* Override PHY config settings */
1486 {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1487 /* Set up the interface mode */
1488 {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
1489 /* Configure some basic stuff */
1490 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1491 {miim_end,}
1492 },
Pieter Henning736323a2009-02-22 23:17:15 -08001493 (struct phy_cmd[]) { /* startup */
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001494 /* Read the Status (2x to make sure link is right) */
1495 {MIIM_STATUS, miim_read, NULL},
1496 /* Auto-negotiate */
1497 {MIIM_STATUS, miim_read, &mii_parse_sr},
1498 /* Read the status */
1499 {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
1500 {miim_end,}
1501 },
Pieter Henning736323a2009-02-22 23:17:15 -08001502 (struct phy_cmd[]) { /* shutdown */
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001503 {miim_end,}
Pieter Henning736323a2009-02-22 23:17:15 -08001504 },
1505};
Peter Tysere1957ef2009-11-09 13:09:45 -06001506
1507static struct phy_info phy_info_VSC8244 = {
Jon Loeliger89875e92006-10-10 17:03:43 -05001508 0x3f1b,
1509 "Vitesse VSC8244",
1510 6,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001511 (struct phy_cmd[]) { /* config */
1512 /* Override PHY config settings */
1513 /* Configure some basic stuff */
1514 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1515 {miim_end,}
1516 },
1517 (struct phy_cmd[]) { /* startup */
1518 /* Read the Status (2x to make sure link is right) */
1519 {MIIM_STATUS, miim_read, NULL},
1520 /* Auto-negotiate */
1521 {MIIM_STATUS, miim_read, &mii_parse_sr},
1522 /* Read the status */
1523 {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1524 {miim_end,}
1525 },
1526 (struct phy_cmd[]) { /* shutdown */
1527 {miim_end,}
1528 },
Jon Loeligerdebb7352006-04-26 17:58:56 -05001529};
wdenk97d80fc2004-06-09 00:34:46 +00001530
Peter Tysere1957ef2009-11-09 13:09:45 -06001531static struct phy_info phy_info_VSC8641 = {
Poonam Aggrwalb7fe25d2009-07-02 16:15:13 +05301532 0x7043,
1533 "Vitesse VSC8641",
1534 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001535 (struct phy_cmd[]) { /* config */
1536 /* Configure some basic stuff */
1537 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1538 {miim_end,}
1539 },
1540 (struct phy_cmd[]) { /* startup */
1541 /* Read the Status (2x to make sure link is right) */
1542 {MIIM_STATUS, miim_read, NULL},
1543 /* Auto-negotiate */
1544 {MIIM_STATUS, miim_read, &mii_parse_sr},
1545 /* Read the status */
1546 {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1547 {miim_end,}
1548 },
1549 (struct phy_cmd[]) { /* shutdown */
1550 {miim_end,}
1551 },
Poonam Aggrwalb7fe25d2009-07-02 16:15:13 +05301552};
1553
Peter Tysere1957ef2009-11-09 13:09:45 -06001554static struct phy_info phy_info_VSC8221 = {
Poonam Aggrwalb7fe25d2009-07-02 16:15:13 +05301555 0xfc55,
1556 "Vitesse VSC8221",
1557 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001558 (struct phy_cmd[]) { /* config */
1559 /* Configure some basic stuff */
1560 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1561 {miim_end,}
1562 },
1563 (struct phy_cmd[]) { /* startup */
1564 /* Read the Status (2x to make sure link is right) */
1565 {MIIM_STATUS, miim_read, NULL},
1566 /* Auto-negotiate */
1567 {MIIM_STATUS, miim_read, &mii_parse_sr},
1568 /* Read the status */
1569 {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1570 {miim_end,}
1571 },
1572 (struct phy_cmd[]) { /* shutdown */
1573 {miim_end,}
1574 },
Poonam Aggrwalb7fe25d2009-07-02 16:15:13 +05301575};
1576
Peter Tysere1957ef2009-11-09 13:09:45 -06001577static struct phy_info phy_info_VSC8601 = {
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001578 0x00007042,
1579 "Vitesse VSC8601",
1580 4,
1581 (struct phy_cmd[]) { /* config */
1582 /* Override PHY config settings */
1583 /* Configure some basic stuff */
1584 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001585#ifdef CONFIG_SYS_VSC8601_SKEWFIX
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001586 {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001587#if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001588 {MIIM_EXT_PAGE_ACCESS,1,NULL},
1589#define VSC8101_SKEW \
1590 (CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12)
1591 {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
1592 {MIIM_EXT_PAGE_ACCESS,0,NULL},
Andre Schwarz9acde122008-04-29 19:18:32 +02001593#endif
Tor Krill2d934ea2008-03-28 15:29:45 +01001594#endif
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001595 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1596 {MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
1597 {miim_end,}
1598 },
1599 (struct phy_cmd[]) { /* startup */
1600 /* Read the Status (2x to make sure link is right) */
1601 {MIIM_STATUS, miim_read, NULL},
1602 /* Auto-negotiate */
1603 {MIIM_STATUS, miim_read, &mii_parse_sr},
1604 /* Read the status */
1605 {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1606 {miim_end,}
1607 },
1608 (struct phy_cmd[]) { /* shutdown */
1609 {miim_end,}
1610 },
Tor Krill2d934ea2008-03-28 15:29:45 +01001611};
1612
Peter Tysere1957ef2009-11-09 13:09:45 -06001613static struct phy_info phy_info_dm9161 = {
wdenk97d80fc2004-06-09 00:34:46 +00001614 0x0181b88,
1615 "Davicom DM9161E",
1616 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001617 (struct phy_cmd[]) { /* config */
1618 {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
1619 /* Do not bypass the scrambler/descrambler */
1620 {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
1621 /* Clear 10BTCSR to default */
1622 {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL},
1623 /* Configure some basic stuff */
1624 {MIIM_CONTROL, MIIM_CR_INIT, NULL},
1625 /* Restart Auto Negotiation */
1626 {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
1627 {miim_end,}
1628 },
1629 (struct phy_cmd[]) { /* startup */
1630 /* Status is read once to clear old link state */
1631 {MIIM_STATUS, miim_read, NULL},
1632 /* Auto-negotiate */
1633 {MIIM_STATUS, miim_read, &mii_parse_sr},
1634 /* Read the status */
1635 {MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr},
1636 {miim_end,}
1637 },
1638 (struct phy_cmd[]) { /* shutdown */
1639 {miim_end,}
1640 },
wdenk97d80fc2004-06-09 00:34:46 +00001641};
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001642
Heiko Schocher26918b72010-07-05 12:23:04 +02001643/* micrel KSZ804 */
1644static struct phy_info phy_info_ksz804 = {
1645 0x0022151,
1646 "Micrel KSZ804 PHY",
1647 4,
1648 (struct phy_cmd[]) { /* config */
1649 {PHY_BMCR, PHY_BMCR_RESET, NULL},
1650 {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
1651 {miim_end,}
1652 },
1653 (struct phy_cmd[]) { /* startup */
1654 {PHY_BMSR, miim_read, NULL},
1655 {PHY_BMSR, miim_read, &mii_parse_sr},
1656 {PHY_BMSR, miim_read, &mii_parse_link},
1657 {miim_end,}
1658 },
1659 (struct phy_cmd[]) { /* shutdown */
1660 {miim_end,}
1661 }
1662};
1663
David Updegraffaf1c2b82007-04-20 14:34:48 -05001664/* a generic flavor. */
Peter Tysere1957ef2009-11-09 13:09:45 -06001665static struct phy_info phy_info_generic = {
David Updegraffaf1c2b82007-04-20 14:34:48 -05001666 0,
1667 "Unknown/Generic PHY",
1668 32,
1669 (struct phy_cmd[]) { /* config */
1670 {PHY_BMCR, PHY_BMCR_RESET, NULL},
1671 {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
1672 {miim_end,}
1673 },
1674 (struct phy_cmd[]) { /* startup */
1675 {PHY_BMSR, miim_read, NULL},
1676 {PHY_BMSR, miim_read, &mii_parse_sr},
1677 {PHY_BMSR, miim_read, &mii_parse_link},
1678 {miim_end,}
1679 },
1680 (struct phy_cmd[]) { /* shutdown */
1681 {miim_end,}
1682 }
1683};
1684
Peter Tysere1957ef2009-11-09 13:09:45 -06001685static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
wdenk3dd7f0f2005-04-04 23:43:44 +00001686{
wdenk3c2b3d42005-04-05 23:32:21 +00001687 unsigned int speed;
1688 if (priv->link) {
1689 speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
wdenk3dd7f0f2005-04-04 23:43:44 +00001690
wdenk3c2b3d42005-04-05 23:32:21 +00001691 switch (speed) {
1692 case MIIM_LXT971_SR2_10HDX:
1693 priv->speed = 10;
1694 priv->duplexity = 0;
1695 break;
1696 case MIIM_LXT971_SR2_10FDX:
1697 priv->speed = 10;
1698 priv->duplexity = 1;
1699 break;
1700 case MIIM_LXT971_SR2_100HDX:
1701 priv->speed = 100;
1702 priv->duplexity = 0;
urwithsughosh@gmail.comcd2d1602007-09-10 14:54:56 -04001703 break;
wdenk3c2b3d42005-04-05 23:32:21 +00001704 default:
1705 priv->speed = 100;
1706 priv->duplexity = 1;
wdenk3c2b3d42005-04-05 23:32:21 +00001707 }
1708 } else {
1709 priv->speed = 0;
1710 priv->duplexity = 0;
1711 }
wdenk3dd7f0f2005-04-04 23:43:44 +00001712
wdenk3c2b3d42005-04-05 23:32:21 +00001713 return 0;
wdenk3dd7f0f2005-04-04 23:43:44 +00001714}
1715
wdenk9d46ea42005-03-14 23:56:42 +00001716static struct phy_info phy_info_lxt971 = {
1717 0x0001378e,
1718 "LXT971",
1719 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001720 (struct phy_cmd[]) { /* config */
1721 {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */
1722 {miim_end,}
1723 },
1724 (struct phy_cmd[]) { /* startup - enable interrupts */
1725 /* { 0x12, 0x00f2, NULL }, */
1726 {MIIM_STATUS, miim_read, NULL},
1727 {MIIM_STATUS, miim_read, &mii_parse_sr},
1728 {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
1729 {miim_end,}
1730 },
1731 (struct phy_cmd[]) { /* shutdown - disable interrupts */
1732 {miim_end,}
1733 },
wdenk9d46ea42005-03-14 23:56:42 +00001734};
1735
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001736/* Parse the DP83865's link and auto-neg status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -05001737 * information
1738 */
Peter Tysere1957ef2009-11-09 13:09:45 -06001739static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001740{
1741 switch (mii_reg & MIIM_DP83865_SPD_MASK) {
1742
1743 case MIIM_DP83865_SPD_1000:
1744 priv->speed = 1000;
1745 break;
1746
1747 case MIIM_DP83865_SPD_100:
1748 priv->speed = 100;
1749 break;
1750
1751 default:
1752 priv->speed = 10;
1753 break;
1754
1755 }
1756
1757 if (mii_reg & MIIM_DP83865_DPX_FULL)
1758 priv->duplexity = 1;
1759 else
1760 priv->duplexity = 0;
1761
1762 return 0;
1763}
1764
Peter Tysere1957ef2009-11-09 13:09:45 -06001765static struct phy_info phy_info_dp83865 = {
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001766 0x20005c7,
1767 "NatSemi DP83865",
1768 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001769 (struct phy_cmd[]) { /* config */
1770 {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
1771 {miim_end,}
1772 },
1773 (struct phy_cmd[]) { /* startup */
1774 /* Status is read once to clear old link state */
1775 {MIIM_STATUS, miim_read, NULL},
1776 /* Auto-negotiate */
1777 {MIIM_STATUS, miim_read, &mii_parse_sr},
1778 /* Read the link and auto-neg status */
1779 {MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr},
1780 {miim_end,}
1781 },
1782 (struct phy_cmd[]) { /* shutdown */
1783 {miim_end,}
1784 },
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001785};
1786
Peter Tysere1957ef2009-11-09 13:09:45 -06001787static struct phy_info phy_info_rtl8211b = {
Dave Liu18ee3202008-01-11 18:45:28 +08001788 0x001cc91,
1789 "RealTek RTL8211B",
1790 4,
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001791 (struct phy_cmd[]) { /* config */
Dave Liu18ee3202008-01-11 18:45:28 +08001792 /* Reset and configure the PHY */
1793 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1794 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1795 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1796 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1797 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1798 {miim_end,}
1799 },
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001800 (struct phy_cmd[]) { /* startup */
Dave Liu18ee3202008-01-11 18:45:28 +08001801 /* Status is read once to clear old link state */
1802 {MIIM_STATUS, miim_read, NULL},
1803 /* Auto-negotiate */
1804 {MIIM_STATUS, miim_read, &mii_parse_sr},
1805 /* Read the status */
1806 {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
1807 {miim_end,}
1808 },
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001809 (struct phy_cmd[]) { /* shutdown */
Dave Liu18ee3202008-01-11 18:45:28 +08001810 {miim_end,}
1811 },
1812};
1813
Peter Tysere1957ef2009-11-09 13:09:45 -06001814static struct phy_info *phy_info[] = {
wdenk97d80fc2004-06-09 00:34:46 +00001815 &phy_info_cis8204,
Timur Tabi2ad6b512006-10-31 18:44:42 -06001816 &phy_info_cis8201,
Paul Gortmaker91e25762007-01-16 11:38:14 -05001817 &phy_info_BCM5461S,
Joe Hammanc3243cf2007-04-30 16:47:28 -05001818 &phy_info_BCM5464S,
Zach LeRoy091dc9f2009-05-22 10:26:33 -05001819 &phy_info_BCM5482S,
wdenk97d80fc2004-06-09 00:34:46 +00001820 &phy_info_M88E1011S,
wdenk9d46ea42005-03-14 23:56:42 +00001821 &phy_info_M88E1111S,
Ron Madrid290ef642008-05-23 15:37:05 -07001822 &phy_info_M88E1118,
Sergei Poselenovd23dc392008-06-06 15:52:44 +02001823 &phy_info_M88E1121R,
Andy Fleming09f3e092006-09-13 10:34:18 -05001824 &phy_info_M88E1145,
Wolfgang Denk5728be32007-08-06 01:01:49 +02001825 &phy_info_M88E1149S,
wdenk97d80fc2004-06-09 00:34:46 +00001826 &phy_info_dm9161,
Heiko Schocher26918b72010-07-05 12:23:04 +02001827 &phy_info_ksz804,
wdenk9d46ea42005-03-14 23:56:42 +00001828 &phy_info_lxt971,
Pieter Henning736323a2009-02-22 23:17:15 -08001829 &phy_info_VSC8211,
Jon Loeligerdebb7352006-04-26 17:58:56 -05001830 &phy_info_VSC8244,
Tor Krill2d934ea2008-03-28 15:29:45 +01001831 &phy_info_VSC8601,
Poonam Aggrwalb7fe25d2009-07-02 16:15:13 +05301832 &phy_info_VSC8641,
1833 &phy_info_VSC8221,
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001834 &phy_info_dp83865,
Dave Liu18ee3202008-01-11 18:45:28 +08001835 &phy_info_rtl8211b,
Paul Gortmaker04523522009-03-09 18:07:53 -05001836 &phy_info_generic, /* must be last; has ID 0 and 32 bit mask */
wdenk97d80fc2004-06-09 00:34:46 +00001837 NULL
1838};
1839
wdenk97d80fc2004-06-09 00:34:46 +00001840/* Grab the identifier of the device's PHY, and search through
wdenk9d46ea42005-03-14 23:56:42 +00001841 * all of the known PHYs to see if one matches. If so, return
Jon Loeliger89875e92006-10-10 17:03:43 -05001842 * it, if not, return NULL
1843 */
Peter Tysere1957ef2009-11-09 13:09:45 -06001844static struct phy_info *get_phy_info(struct eth_device *dev)
wdenk97d80fc2004-06-09 00:34:46 +00001845{
1846 struct tsec_private *priv = (struct tsec_private *)dev->priv;
1847 uint phy_reg, phy_ID;
1848 int i;
1849 struct phy_info *theInfo = NULL;
1850
1851 /* Grab the bits from PHYIR1, and put them in the upper half */
1852 phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
1853 phy_ID = (phy_reg & 0xffff) << 16;
1854
1855 /* Grab the bits from PHYIR2, and put them in the lower half */
1856 phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
1857 phy_ID |= (phy_reg & 0xffff);
1858
1859 /* loop through all the known PHY types, and find one that */
1860 /* matches the ID we read from the PHY. */
Jon Loeliger89875e92006-10-10 17:03:43 -05001861 for (i = 0; phy_info[i]; i++) {
Andy Fleming2a3cee42007-05-09 00:54:20 -05001862 if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
wdenk97d80fc2004-06-09 00:34:46 +00001863 theInfo = phy_info[i];
Andy Fleming2a3cee42007-05-09 00:54:20 -05001864 break;
1865 }
wdenk97d80fc2004-06-09 00:34:46 +00001866 }
1867
Paul Gortmaker04523522009-03-09 18:07:53 -05001868 if (theInfo == &phy_info_generic) {
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001869 printf("%s: No support for PHY id %x; assuming generic\n",
1870 dev->name, phy_ID);
wdenk97d80fc2004-06-09 00:34:46 +00001871 } else {
Stefan Roese5810dc32005-09-21 18:20:22 +02001872 debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
wdenk97d80fc2004-06-09 00:34:46 +00001873 }
1874
1875 return theInfo;
1876}
1877
wdenk97d80fc2004-06-09 00:34:46 +00001878/* Execute the given series of commands on the given device's
Jon Loeliger89875e92006-10-10 17:03:43 -05001879 * PHY, running functions as necessary
1880 */
Peter Tysere1957ef2009-11-09 13:09:45 -06001881static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
wdenk97d80fc2004-06-09 00:34:46 +00001882{
1883 int i;
1884 uint result;
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +05301885 volatile tsec_mdio_t *phyregs = priv->phyregs;
wdenk97d80fc2004-06-09 00:34:46 +00001886
1887 phyregs->miimcfg = MIIMCFG_RESET;
1888
1889 phyregs->miimcfg = MIIMCFG_INIT_VALUE;
1890
Jon Loeliger89875e92006-10-10 17:03:43 -05001891 while (phyregs->miimind & MIIMIND_BUSY) ;
wdenk97d80fc2004-06-09 00:34:46 +00001892
Jon Loeliger89875e92006-10-10 17:03:43 -05001893 for (i = 0; cmd->mii_reg != miim_end; i++) {
1894 if (cmd->mii_data == miim_read) {
wdenk97d80fc2004-06-09 00:34:46 +00001895 result = read_phy_reg(priv, cmd->mii_reg);
1896
Jon Loeliger89875e92006-10-10 17:03:43 -05001897 if (cmd->funct != NULL)
1898 (*(cmd->funct)) (result, priv);
wdenk97d80fc2004-06-09 00:34:46 +00001899
1900 } else {
Jon Loeliger89875e92006-10-10 17:03:43 -05001901 if (cmd->funct != NULL)
1902 result = (*(cmd->funct)) (cmd->mii_reg, priv);
wdenk97d80fc2004-06-09 00:34:46 +00001903 else
1904 result = cmd->mii_data;
1905
1906 write_phy_reg(priv, cmd->mii_reg, result);
1907
1908 }
1909 cmd++;
1910 }
1911}
1912
Jon Loeligercb51c0b2007-07-09 17:39:42 -05001913#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
Marian Balakowicz63ff0042005-10-28 22:30:33 +02001914 && !defined(BITBANGMII)
wdenk97d80fc2004-06-09 00:34:46 +00001915
wdenk7abf0c52004-04-18 21:45:42 +00001916/*
1917 * Read a MII PHY register.
1918 *
1919 * Returns:
wdenk97d80fc2004-06-09 00:34:46 +00001920 * 0 on success
wdenk7abf0c52004-04-18 21:45:42 +00001921 */
Mike Frysinger5700bb62010-07-27 18:35:08 -04001922static int tsec_miiphy_read(const char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -05001923 unsigned char reg, unsigned short *value)
wdenk7abf0c52004-04-18 21:45:42 +00001924{
wdenk97d80fc2004-06-09 00:34:46 +00001925 unsigned short ret;
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +00001926 struct tsec_private *priv = privlist[0];
wdenk7abf0c52004-04-18 21:45:42 +00001927
Jon Loeliger89875e92006-10-10 17:03:43 -05001928 if (NULL == priv) {
wdenk97d80fc2004-06-09 00:34:46 +00001929 printf("Can't read PHY at address %d\n", addr);
1930 return -1;
1931 }
1932
Andy Fleming2abe3612008-08-31 16:33:27 -05001933 ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
wdenk97d80fc2004-06-09 00:34:46 +00001934 *value = ret;
wdenk7abf0c52004-04-18 21:45:42 +00001935
1936 return 0;
1937}
1938
1939/*
1940 * Write a MII PHY register.
1941 *
1942 * Returns:
wdenk97d80fc2004-06-09 00:34:46 +00001943 * 0 on success
wdenk7abf0c52004-04-18 21:45:42 +00001944 */
Mike Frysinger5700bb62010-07-27 18:35:08 -04001945static int tsec_miiphy_write(const char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -05001946 unsigned char reg, unsigned short value)
wdenk7abf0c52004-04-18 21:45:42 +00001947{
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +00001948 struct tsec_private *priv = privlist[0];
wdenk7abf0c52004-04-18 21:45:42 +00001949
Jon Loeliger89875e92006-10-10 17:03:43 -05001950 if (NULL == priv) {
wdenk97d80fc2004-06-09 00:34:46 +00001951 printf("Can't write PHY at address %d\n", addr);
1952 return -1;
1953 }
1954
Andy Fleming2abe3612008-08-31 16:33:27 -05001955 tsec_local_mdio_write(priv->phyregs, addr, reg, value);
wdenk7abf0c52004-04-18 21:45:42 +00001956
1957 return 0;
1958}
wdenk97d80fc2004-06-09 00:34:46 +00001959
Jon Loeligercb51c0b2007-07-09 17:39:42 -05001960#endif
wdenk97d80fc2004-06-09 00:34:46 +00001961
David Updegraff53a5c422007-06-11 10:41:07 -05001962#ifdef CONFIG_MCAST_TFTP
1963
1964/* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
1965
1966/* Set the appropriate hash bit for the given addr */
1967
1968/* The algorithm works like so:
1969 * 1) Take the Destination Address (ie the multicast address), and
1970 * do a CRC on it (little endian), and reverse the bits of the
1971 * result.
1972 * 2) Use the 8 most significant bits as a hash into a 256-entry
1973 * table. The table is controlled through 8 32-bit registers:
1974 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
1975 * gaddr7. This means that the 3 most significant bits in the
1976 * hash index which gaddr register to use, and the 5 other bits
1977 * indicate which bit (assuming an IBM numbering scheme, which
1978 * for PowerPC (tm) is usually the case) in the tregister holds
1979 * the entry. */
1980static int
1981tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
1982{
Peter Tyserc6dbdfd2009-11-09 13:09:46 -06001983 struct tsec_private *priv = privlist[1];
1984 volatile tsec_t *regs = priv->regs;
1985 volatile u32 *reg_array, value;
1986 u8 result, whichbit, whichreg;
David Updegraff53a5c422007-06-11 10:41:07 -05001987
1988 result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
1989 whichbit = result & 0x1f; /* the 5 LSB = which bit to set */
1990 whichreg = result >> 5; /* the 3 MSB = which reg to set it in */
1991 value = (1 << (31-whichbit));
1992
1993 reg_array = &(regs->hash.gaddr0);
1994
1995 if (set) {
1996 reg_array[whichreg] |= value;
1997 } else {
1998 reg_array[whichreg] &= ~value;
1999 }
2000 return 0;
2001}
2002#endif /* Multicast TFTP ? */