Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 2 | /* |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 3 | * Copyright 2011-2012 Freescale Semiconductor, Inc. |
Rajesh Bhagat | a97a071 | 2021-11-09 16:30:38 +0530 | [diff] [blame] | 4 | * Copyright 2020-2021 NXP |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * P2041 RDB board configuration file |
Scott Wood | 3e978f5 | 2012-08-14 10:14:51 +0000 | [diff] [blame] | 9 | * Also supports P2040 RDB |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 10 | */ |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 14 | #ifdef CONFIG_RAMBOOT_PBL |
| 15 | #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE |
| 16 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
| 17 | #endif |
| 18 | |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 19 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 20 | /* Set 1M boot space */ |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 21 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) |
| 22 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ |
| 23 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 24 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 25 | #endif |
| 26 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 27 | /* High Level Configuration Options */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 28 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 29 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 30 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 31 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 32 | #endif |
| 33 | |
| 34 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ |
York Sun | 51370d5 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 35 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Robert P. J. Day | b38eaec | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 36 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 37 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 38 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 39 | |
| 40 | #define CONFIG_SYS_SRIO |
| 41 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 42 | #define CONFIG_SRIO2 /* SRIO port 2 */ |
Liu Gang | c8b2815 | 2013-05-07 16:30:46 +0800 | [diff] [blame] | 43 | #define CONFIG_SRIO_PCIE_BOOT_MASTER |
Kumar Gala | 4d28db8 | 2011-10-14 13:28:52 -0500 | [diff] [blame] | 44 | #define CONFIG_SYS_DPAA_RMAN /* RMan */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 45 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 46 | #if defined(CONFIG_SPIFLASH) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 47 | #elif defined(CONFIG_SDCARD) |
Fabio Estevam | 4394d0c | 2012-01-11 09:20:50 +0000 | [diff] [blame] | 48 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 49 | #endif |
| 50 | |
Shaohui Xie | 44d50f0 | 2011-09-13 17:55:11 +0800 | [diff] [blame] | 51 | #ifndef __ASSEMBLY__ |
Simon Glass | 1af3c7f | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 52 | #include <linux/stringify.h> |
Shaohui Xie | 44d50f0 | 2011-09-13 17:55:11 +0800 | [diff] [blame] | 53 | #endif |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 54 | |
| 55 | /* |
| 56 | * These can be toggled for performance analysis, otherwise use default. |
| 57 | */ |
| 58 | #define CONFIG_SYS_CACHE_STASHING |
Mingkai Hu | cd420e0 | 2011-07-21 17:03:54 -0500 | [diff] [blame] | 59 | #define CONFIG_BACKSIDE_L2_CACHE |
| 60 | #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 61 | |
| 62 | #define CONFIG_ENABLE_36BIT_PHYS |
| 63 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 64 | #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 65 | |
| 66 | /* |
| 67 | * Config the L3 Cache as L3 SRAM |
| 68 | */ |
| 69 | #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE |
| 70 | #ifdef CONFIG_PHYS_64BIT |
| 71 | #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \ |
| 72 | CONFIG_RAMBOOT_TEXT_BASE) |
| 73 | #else |
| 74 | #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR |
| 75 | #endif |
| 76 | #define CONFIG_SYS_L3_SIZE (1024 << 10) |
| 77 | #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) |
| 78 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 79 | #ifdef CONFIG_PHYS_64BIT |
| 80 | #define CONFIG_SYS_DCSRBAR 0xf0000000 |
| 81 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull |
| 82 | #endif |
| 83 | |
| 84 | /* EEPROM */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 85 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 86 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 87 | |
| 88 | /* |
| 89 | * DDR Setup |
| 90 | */ |
| 91 | #define CONFIG_VERY_BIG_RAM |
| 92 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 93 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 94 | |
| 95 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 96 | #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 97 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 98 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 99 | #define SPD_EEPROM_ADDRESS 0x52 |
| 100 | #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
| 101 | |
| 102 | /* |
| 103 | * Local Bus Definitions |
| 104 | */ |
| 105 | |
| 106 | /* Set the local bus clock 1/8 of platform clock */ |
| 107 | #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 |
| 108 | |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 109 | /* |
| 110 | * This board doesn't have a promjet connector. |
| 111 | * However, it uses commone corenet board LAW and TLB. |
| 112 | * It is necessary to use the same start address with proper offset. |
| 113 | */ |
| 114 | #define CONFIG_SYS_FLASH_BASE 0xe0000000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 115 | #ifdef CONFIG_PHYS_64BIT |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 116 | #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 117 | #else |
| 118 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 119 | #endif |
| 120 | |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 121 | #define CONFIG_SYS_FLASH_BR_PRELIM \ |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 122 | (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \ |
| 123 | BR_PS_16 | BR_V) |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 124 | #define CONFIG_SYS_FLASH_OR_PRELIM \ |
| 125 | ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ |
| 126 | | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 127 | |
| 128 | #define CONFIG_FSL_CPLD |
| 129 | #define CPLD_BASE 0xffdf0000 /* CPLD registers */ |
| 130 | #ifdef CONFIG_PHYS_64BIT |
| 131 | #define CPLD_BASE_PHYS 0xfffdf0000ull |
| 132 | #else |
| 133 | #define CPLD_BASE_PHYS CPLD_BASE |
| 134 | #endif |
| 135 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 136 | #define PIXIS_LBMAP_SWITCH 7 |
| 137 | #define PIXIS_LBMAP_MASK 0xf0 |
| 138 | #define PIXIS_LBMAP_SHIFT 4 |
| 139 | #define PIXIS_LBMAP_ALTBANK 0x40 |
| 140 | |
| 141 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 142 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 143 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 144 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ |
| 145 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */ |
| 146 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */ |
| 147 | |
| 148 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
| 149 | |
| 150 | #if defined(CONFIG_RAMBOOT_PBL) |
| 151 | #define CONFIG_SYS_RAMBOOT |
| 152 | #endif |
| 153 | |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 154 | /* Nand Flash */ |
| 155 | #ifdef CONFIG_NAND_FSL_ELBC |
| 156 | #define CONFIG_SYS_NAND_BASE 0xffa00000 |
| 157 | #ifdef CONFIG_PHYS_64BIT |
| 158 | #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull |
| 159 | #else |
| 160 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE |
| 161 | #endif |
| 162 | |
| 163 | #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} |
| 164 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 165 | |
| 166 | /* NAND flash config */ |
| 167 | #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 168 | | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ |
| 169 | | BR_PS_8 /* Port Size = 8 bit */ \ |
| 170 | | BR_MS_FCM /* MSEL = FCM */ \ |
| 171 | | BR_V) /* valid */ |
| 172 | #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ |
| 173 | | OR_FCM_PGS /* Large Page*/ \ |
| 174 | | OR_FCM_CSCT \ |
| 175 | | OR_FCM_CST \ |
| 176 | | OR_FCM_CHT \ |
| 177 | | OR_FCM_SCY_1 \ |
| 178 | | OR_FCM_TRLX \ |
| 179 | | OR_FCM_EHTR) |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 180 | #endif /* CONFIG_NAND_FSL_ELBC */ |
| 181 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 182 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 183 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 184 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 185 | #define CONFIG_HWCONFIG |
| 186 | |
| 187 | /* define to use L1 as initial stack */ |
| 188 | #define CONFIG_L1_INIT_RAM |
| 189 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 190 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ |
| 191 | #ifdef CONFIG_PHYS_64BIT |
| 192 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
| 193 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR |
| 194 | /* The assembler doesn't like typecast */ |
| 195 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ |
| 196 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 197 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 198 | #else |
| 199 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR |
| 200 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
| 201 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS |
| 202 | #endif |
| 203 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
| 204 | |
| 205 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 206 | GENERATED_GBL_DATA_SIZE) |
| 207 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 208 | |
Prabhakar Kushwaha | 9307cba | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 209 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 210 | |
| 211 | /* Serial Port - controlled on board with jumper J8 |
| 212 | * open - index 2 |
| 213 | * shorted - index 1 |
| 214 | */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 215 | #define CONFIG_SYS_NS16550_SERIAL |
| 216 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 217 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
| 218 | |
| 219 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 220 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 221 | |
| 222 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) |
| 223 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) |
| 224 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) |
| 225 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) |
| 226 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 227 | /* I2C */ |
Biwen Li | 2f3bb4a | 2020-05-01 20:04:05 +0800 | [diff] [blame] | 228 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 229 | |
| 230 | /* |
| 231 | * RapidIO |
| 232 | */ |
| 233 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 |
| 234 | #ifdef CONFIG_PHYS_64BIT |
| 235 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull |
| 236 | #else |
| 237 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 |
| 238 | #endif |
| 239 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ |
| 240 | |
| 241 | #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 |
| 242 | #ifdef CONFIG_PHYS_64BIT |
| 243 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull |
| 244 | #else |
| 245 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 |
| 246 | #endif |
| 247 | #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ |
| 248 | |
| 249 | /* |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 250 | * for slave u-boot IMAGE instored in master memory space, |
| 251 | * PHYS must be aligned based on the SIZE |
| 252 | */ |
Liu Gang | e491181 | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 253 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull |
| 254 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull |
| 255 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ |
| 256 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 257 | /* |
| 258 | * for slave UCODE and ENV instored in master memory space, |
| 259 | * PHYS must be aligned based on the SIZE |
| 260 | */ |
Liu Gang | e491181 | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 261 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull |
Liu Gang | b5f7c87 | 2012-08-09 05:10:02 +0000 | [diff] [blame] | 262 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull |
| 263 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 264 | |
| 265 | /* slave core release by master*/ |
Liu Gang | b5f7c87 | 2012-08-09 05:10:02 +0000 | [diff] [blame] | 266 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 |
| 267 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 268 | |
| 269 | /* |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 270 | * SRIO_PCIE_BOOT - SLAVE |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 271 | */ |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 272 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 273 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 |
| 274 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ |
| 275 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 276 | #endif |
| 277 | |
| 278 | /* |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 279 | * eSPI - Enhanced SPI |
| 280 | */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 281 | |
| 282 | /* |
| 283 | * General PCI |
| 284 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 285 | */ |
| 286 | |
| 287 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 288 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 289 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 290 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 291 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 292 | |
| 293 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 294 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 295 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 296 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 297 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 298 | |
| 299 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
| 300 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 301 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 302 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 303 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 304 | |
| 305 | /* Qman/Bman */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 306 | #define CONFIG_SYS_BMAN_NUM_PORTALS 10 |
| 307 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 308 | #ifdef CONFIG_PHYS_64BIT |
| 309 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 310 | #else |
| 311 | #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE |
| 312 | #endif |
| 313 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 |
Jeffrey Ladouceur | 3fa66db | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 314 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 315 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 316 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE |
| 317 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 318 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ |
| 319 | CONFIG_SYS_BMAN_CENA_SIZE) |
| 320 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 321 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 322 | #define CONFIG_SYS_QMAN_NUM_PORTALS 10 |
| 323 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 |
| 324 | #ifdef CONFIG_PHYS_64BIT |
| 325 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull |
| 326 | #else |
| 327 | #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE |
| 328 | #endif |
| 329 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 |
Jeffrey Ladouceur | 3fa66db | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 330 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
| 331 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 332 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE |
| 333 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 334 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ |
| 335 | CONFIG_SYS_QMAN_CENA_SIZE) |
| 336 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 337 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 338 | |
| 339 | #define CONFIG_SYS_DPAA_FMAN |
| 340 | #define CONFIG_SYS_DPAA_PME |
Timur Tabi | f2717b4 | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 341 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 342 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 343 | #ifdef CONFIG_PCI |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 344 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 345 | #endif /* CONFIG_PCI */ |
| 346 | |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 347 | /* SATA */ |
Zang Roy-R61911 | 9760b27 | 2012-11-26 00:05:38 +0000 | [diff] [blame] | 348 | #define CONFIG_FSL_SATA_V2 |
| 349 | |
| 350 | #ifdef CONFIG_FSL_SATA_V2 |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 351 | #define CONFIG_SATA1 |
| 352 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR |
| 353 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
| 354 | #define CONFIG_SATA2 |
| 355 | #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR |
| 356 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
| 357 | |
| 358 | #define CONFIG_LBA48 |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 359 | #endif |
| 360 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 361 | #ifdef CONFIG_FMAN_ENET |
| 362 | #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2 |
| 363 | #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3 |
| 364 | #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4 |
| 365 | #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1 |
| 366 | #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0 |
| 367 | |
| 368 | #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c |
| 369 | #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d |
| 370 | #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e |
| 371 | #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f |
| 372 | |
Mingkai Hu | 0787ecc | 2011-07-19 16:20:13 +0800 | [diff] [blame] | 373 | #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0 |
| 374 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 375 | #define CONFIG_SYS_TBIPA_VALUE 8 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 376 | #define CONFIG_ETHPRIME "FM1@DTSEC1" |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 377 | #endif |
| 378 | |
| 379 | /* |
| 380 | * Environment |
| 381 | */ |
| 382 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 383 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 384 | |
| 385 | /* |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 386 | * USB |
| 387 | */ |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 388 | #define CONFIG_HAS_FSL_DR_USB |
| 389 | #define CONFIG_HAS_FSL_MPH_USB |
| 390 | |
| 391 | #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 392 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 393 | #endif |
| 394 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 395 | #ifdef CONFIG_MMC |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 396 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
| 397 | #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 398 | #endif |
| 399 | |
| 400 | /* |
| 401 | * Miscellaneous configurable options |
| 402 | */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 403 | |
| 404 | /* |
| 405 | * For booting Linux, the board info and command line data |
| 406 | * have to be in the first 64 MB of memory, since this is |
| 407 | * the maximum mapped by the Linux kernel during initialization. |
| 408 | */ |
| 409 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */ |
| 410 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 411 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 412 | /* |
| 413 | * Environment Configuration |
| 414 | */ |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 415 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 416 | #define CONFIG_BOOTFILE "uImage" |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 417 | #define CONFIG_UBOOTPATH u-boot.bin |
| 418 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 419 | #define __USB_PHY_TYPE utmi |
| 420 | |
| 421 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 422 | "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ |
| 423 | "bank_intlv=cs0_cs1\0" \ |
| 424 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 425 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 426 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 427 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 428 | "protect off $ubootaddr +$filesize && " \ |
| 429 | "erase $ubootaddr +$filesize && " \ |
| 430 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 431 | "protect on $ubootaddr +$filesize && " \ |
| 432 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 433 | "consoledev=ttyS0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 434 | "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 435 | "usb_dr_mode=host\0" \ |
| 436 | "ramdiskaddr=2000000\0" \ |
| 437 | "ramdiskfile=p2041rdb/ramdisk.uboot\0" \ |
Scott Wood | b24a4f6 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 438 | "fdtaddr=1e00000\0" \ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 439 | "fdtfile=p2041rdb/p2041rdb.dtb\0" \ |
Kim Phillips | 3246584 | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 440 | "bdev=sda3\0" |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 441 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 442 | #include <asm/fsl_secure_boot.h> |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 443 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 444 | #endif /* __CONFIG_H */ |