blob: 027f1479319d8291d8b35ea72e0c00a8a619c0e5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gang461632b2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000020/* Set 1M boot space */
Liu Gang461632b2012-08-09 05:10:03 +000021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000025#endif
26
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080030#ifndef CONFIG_RESET_VECTOR_ADDRESS
31#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
32#endif
33
34#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080035#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040036#define CONFIG_PCIE1 /* PCIE controller 1 */
37#define CONFIG_PCIE2 /* PCIE controller 2 */
38#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080039
40#define CONFIG_SYS_SRIO
41#define CONFIG_SRIO1 /* SRIO port 1 */
42#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gangc8b28152013-05-07 16:30:46 +080043#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4d28db82011-10-14 13:28:52 -050044#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080045
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080046#if defined(CONFIG_SPIFLASH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080047#elif defined(CONFIG_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +000048 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080049#endif
50
Shaohui Xie44d50f02011-09-13 17:55:11 +080051#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060052#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080053#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080054
55/*
56 * These can be toggled for performance analysis, otherwise use default.
57 */
58#define CONFIG_SYS_CACHE_STASHING
Mingkai Hucd420e02011-07-21 17:03:54 -050059#define CONFIG_BACKSIDE_L2_CACHE
60#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080061
62#define CONFIG_ENABLE_36BIT_PHYS
63
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080064#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080065
66/*
67 * Config the L3 Cache as L3 SRAM
68 */
69#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
70#ifdef CONFIG_PHYS_64BIT
71#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
72 CONFIG_RAMBOOT_TEXT_BASE)
73#else
74#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
75#endif
76#define CONFIG_SYS_L3_SIZE (1024 << 10)
77#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
78
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080079#ifdef CONFIG_PHYS_64BIT
80#define CONFIG_SYS_DCSRBAR 0xf0000000
81#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
82#endif
83
84/* EEPROM */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080085#define CONFIG_SYS_I2C_EEPROM_NXID
86#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080087
88/*
89 * DDR Setup
90 */
91#define CONFIG_VERY_BIG_RAM
92#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
94
95#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
97
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080098#define CONFIG_SYS_SPD_BUS_NUM 0
99#define SPD_EEPROM_ADDRESS 0x52
100#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
101
102/*
103 * Local Bus Definitions
104 */
105
106/* Set the local bus clock 1/8 of platform clock */
107#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
108
York Sunca1b0b82012-10-26 16:40:15 +0000109/*
110 * This board doesn't have a promjet connector.
111 * However, it uses commone corenet board LAW and TLB.
112 * It is necessary to use the same start address with proper offset.
113 */
114#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800115#ifdef CONFIG_PHYS_64BIT
York Sunca1b0b82012-10-26 16:40:15 +0000116#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800117#else
118#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
119#endif
120
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000121#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sunca1b0b82012-10-26 16:40:15 +0000122 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
123 BR_PS_16 | BR_V)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000124#define CONFIG_SYS_FLASH_OR_PRELIM \
125 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
126 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800127
128#define CONFIG_FSL_CPLD
129#define CPLD_BASE 0xffdf0000 /* CPLD registers */
130#ifdef CONFIG_PHYS_64BIT
131#define CPLD_BASE_PHYS 0xfffdf0000ull
132#else
133#define CPLD_BASE_PHYS CPLD_BASE
134#endif
135
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800136#define PIXIS_LBMAP_SWITCH 7
137#define PIXIS_LBMAP_MASK 0xf0
138#define PIXIS_LBMAP_SHIFT 4
139#define PIXIS_LBMAP_ALTBANK 0x40
140
141#define CONFIG_SYS_FLASH_QUIET_TEST
142#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
143
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800144#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
145#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
146#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
147
148#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
149
150#if defined(CONFIG_RAMBOOT_PBL)
151#define CONFIG_SYS_RAMBOOT
152#endif
153
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000154/* Nand Flash */
155#ifdef CONFIG_NAND_FSL_ELBC
156#define CONFIG_SYS_NAND_BASE 0xffa00000
157#ifdef CONFIG_PHYS_64BIT
158#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
159#else
160#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
161#endif
162
163#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
164#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000165
166/* NAND flash config */
167#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
168 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
169 | BR_PS_8 /* Port Size = 8 bit */ \
170 | BR_MS_FCM /* MSEL = FCM */ \
171 | BR_V) /* valid */
172#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
173 | OR_FCM_PGS /* Large Page*/ \
174 | OR_FCM_CSCT \
175 | OR_FCM_CST \
176 | OR_FCM_CHT \
177 | OR_FCM_SCY_1 \
178 | OR_FCM_TRLX \
179 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000180#endif /* CONFIG_NAND_FSL_ELBC */
181
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800182#define CONFIG_SYS_FLASH_EMPTY_INFO
York Sunca1b0b82012-10-26 16:40:15 +0000183#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800184
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800185#define CONFIG_HWCONFIG
186
187/* define to use L1 as initial stack */
188#define CONFIG_L1_INIT_RAM
189#define CONFIG_SYS_INIT_RAM_LOCK
190#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
191#ifdef CONFIG_PHYS_64BIT
192#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
193#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
194/* The assembler doesn't like typecast */
195#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
196 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
197 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
198#else
199#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
200#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
201#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
202#endif
203#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
204
205#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
206 GENERATED_GBL_DATA_SIZE)
207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
208
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530209#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800210
211/* Serial Port - controlled on board with jumper J8
212 * open - index 2
213 * shorted - index 1
214 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800215#define CONFIG_SYS_NS16550_SERIAL
216#define CONFIG_SYS_NS16550_REG_SIZE 1
217#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
218
219#define CONFIG_SYS_BAUDRATE_TABLE \
220 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
221
222#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
223#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
224#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
225#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
226
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800227/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800228
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800229
230/*
231 * RapidIO
232 */
233#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
234#ifdef CONFIG_PHYS_64BIT
235#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
236#else
237#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
238#endif
239#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
240
241#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
242#ifdef CONFIG_PHYS_64BIT
243#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
244#else
245#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
246#endif
247#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
248
249/*
Liu Gangff65f122012-08-09 05:09:59 +0000250 * for slave u-boot IMAGE instored in master memory space,
251 * PHYS must be aligned based on the SIZE
252 */
Liu Gange4911812014-05-15 14:30:34 +0800253#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
254#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
255#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
256#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000257/*
258 * for slave UCODE and ENV instored in master memory space,
259 * PHYS must be aligned based on the SIZE
260 */
Liu Gange4911812014-05-15 14:30:34 +0800261#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gangb5f7c872012-08-09 05:10:02 +0000262#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
263#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000264
265/* slave core release by master*/
Liu Gangb5f7c872012-08-09 05:10:02 +0000266#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
267#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000268
269/*
Liu Gang461632b2012-08-09 05:10:03 +0000270 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000271 */
Liu Gang461632b2012-08-09 05:10:03 +0000272#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
273#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
274#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
275 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000276#endif
277
278/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800279 * eSPI - Enhanced SPI
280 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800281
282/*
283 * General PCI
284 * Memory space is mapped 1-1, but I/O space must start from 0.
285 */
286
287/* controller 1, direct to uli, tgtid 3, Base address 20000 */
288#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800289#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800290#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800291#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800292
293/* controller 2, Slot 2, tgtid 2, Base address 201000 */
294#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800295#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800296#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800297#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800298
299/* controller 3, Slot 1, tgtid 1, Base address 202000 */
300#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800301#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800302#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800303#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800304
305/* Qman/Bman */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800306#define CONFIG_SYS_BMAN_NUM_PORTALS 10
307#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
308#ifdef CONFIG_PHYS_64BIT
309#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
310#else
311#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
312#endif
313#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500314#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
315#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
316#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
317#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
318#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
319 CONFIG_SYS_BMAN_CENA_SIZE)
320#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
321#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800322#define CONFIG_SYS_QMAN_NUM_PORTALS 10
323#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
324#ifdef CONFIG_PHYS_64BIT
325#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
326#else
327#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
328#endif
329#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500330#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
331#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
332#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
333#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
334#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
335 CONFIG_SYS_QMAN_CENA_SIZE)
336#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
337#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800338
339#define CONFIG_SYS_DPAA_FMAN
340#define CONFIG_SYS_DPAA_PME
Timur Tabif2717b42011-11-22 09:21:25 -0600341#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800342
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800343#ifdef CONFIG_PCI
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800344#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800345#endif /* CONFIG_PCI */
346
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800347/* SATA */
Zang Roy-R619119760b272012-11-26 00:05:38 +0000348#define CONFIG_FSL_SATA_V2
349
350#ifdef CONFIG_FSL_SATA_V2
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800351#define CONFIG_SATA1
352#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
353#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
354#define CONFIG_SATA2
355#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
356#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
357
358#define CONFIG_LBA48
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800359#endif
360
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800361#ifdef CONFIG_FMAN_ENET
362#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
363#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
364#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
365#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
366#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
367
368#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
369#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
370#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
371#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
372
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800373#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
374
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800375#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800376#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800377#endif
378
379/*
380 * Environment
381 */
382#define CONFIG_LOADS_ECHO /* echo on for serial download */
383#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
384
385/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800386* USB
387*/
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000388#define CONFIG_HAS_FSL_DR_USB
389#define CONFIG_HAS_FSL_MPH_USB
390
391#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800392#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000393#endif
394
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800395#ifdef CONFIG_MMC
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800396#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
397#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800398#endif
399
400/*
401 * Miscellaneous configurable options
402 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800403
404/*
405 * For booting Linux, the board info and command line data
406 * have to be in the first 64 MB of memory, since this is
407 * the maximum mapped by the Linux kernel during initialization.
408 */
409#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
410#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
411
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800412/*
413 * Environment Configuration
414 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000415#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000416#define CONFIG_BOOTFILE "uImage"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800417#define CONFIG_UBOOTPATH u-boot.bin
418
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800419#define __USB_PHY_TYPE utmi
420
421#define CONFIG_EXTRA_ENV_SETTINGS \
422 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
423 "bank_intlv=cs0_cs1\0" \
424 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200425 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
426 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800427 "tftpflash=tftpboot $loadaddr $uboot && " \
428 "protect off $ubootaddr +$filesize && " \
429 "erase $ubootaddr +$filesize && " \
430 "cp.b $loadaddr $ubootaddr $filesize && " \
431 "protect on $ubootaddr +$filesize && " \
432 "cmp.b $loadaddr $ubootaddr $filesize\0" \
433 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200434 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800435 "usb_dr_mode=host\0" \
436 "ramdiskaddr=2000000\0" \
437 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500438 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800439 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500440 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800441
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800442#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800443
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800444#endif /* __CONFIG_H */