blob: 95ff95ad360c9f1becfd0086e730ac5665243f71 [file] [log] [blame]
Marek Vasutd7f72b62022-04-08 02:15:01 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2021-2022 Marek Vasut <marex@denx.de>
4 */
5
6#include <common.h>
7#include <asm/arch/clock.h>
8#include <asm/arch/imx8mm_pins.h>
9#include <asm/arch/sys_proto.h>
10#include <asm/global_data.h>
11#include <asm/io.h>
12#include <asm/mach-imx/iomux-v3.h>
13#include <spl.h>
14
Marek Vasutd7f72b62022-04-08 02:15:01 +020015#define WDOG_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_ODE | PAD_CTL_PUE | PAD_CTL_PE)
16
Marek Vasutd7f72b62022-04-08 02:15:01 +020017static iomux_v3_cfg_t const wdog_pads[] = {
18 IMX8MM_PAD_GPIO1_IO02_WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
19};
20
21#define SNVS_BASE_ADDR 0x30370000
22#define SNVS_LPSR 0x4c
23#define SNVS_LPLVDR 0x64
24#define SNVS_LPPGDR_INIT 0x41736166
25
26static void setup_snvs(void)
27{
28 /* Enable SNVS clock */
29 clock_enable(CCGR_SNVS, 1);
30 /* Initialize glitch detect */
31 writel(SNVS_LPPGDR_INIT, SNVS_BASE_ADDR + SNVS_LPLVDR);
32 /* Clear interrupt status */
33 writel(0xffffffff, SNVS_BASE_ADDR + SNVS_LPSR);
34}
35
36void board_early_init(void)
37{
38 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
39
40 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
41
42 set_wdog_reset(wdog);
43
Marek Vasutd7f72b62022-04-08 02:15:01 +020044 init_uart_clk(1);
45
46 setup_snvs();
47}