blob: 3c8b7a5d2d0a9278158a947f73b143d8713d5989 [file] [log] [blame]
Fabio Estevame2d282a2013-03-15 10:43:48 +00001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
Otavio Salvador8bc7c482014-05-01 19:02:31 -03003 * Copyright (C) 2014 O.S. Systems Software LTDA.
Fabio Estevame2d282a2013-03-15 10:43:48 +00004 *
5 * Author: Fabio Estevam <fabio.estevam@freescale.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevame2d282a2013-03-15 10:43:48 +00008 */
9
10#include <asm/arch/clock.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000011#include <asm/arch/crm_regs.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000012#include <asm/arch/iomux.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/mx6-pins.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000015#include <asm/arch/mxc_hdmi.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000016#include <asm/arch/sys_proto.h>
17#include <asm/gpio.h>
18#include <asm/imx-common/iomux-v3.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030019#include <asm/imx-common/mxc_i2c.h>
Otavio Salvadoreaffaa22013-04-19 03:42:03 +000020#include <asm/imx-common/boot_mode.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030021#include <asm/imx-common/video.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000022#include <asm/io.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040023#include <linux/sizes.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000024#include <common.h>
25#include <fsl_esdhc.h>
26#include <mmc.h>
27#include <miiphy.h>
28#include <netdev.h>
Fabio Estevam2fb63962014-02-15 14:52:00 -020029#include <phy.h>
Fabio Estevam67a9abe2014-02-15 14:52:01 -020030#include <input.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030031#include <i2c.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000032
33DECLARE_GLOBAL_DATA_PTR;
34
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000035#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000038
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000039#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
40 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000042
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000043#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
44 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000045
Otavio Salvador8bc7c482014-05-01 19:02:31 -030046#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
47 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
48 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
49
Otavio Salvador5ed15732013-04-19 03:42:02 +000050#define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2)
Otavio Salvador08f32f72013-04-19 03:42:01 +000051#define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
Fabio Estevame2d282a2013-03-15 10:43:48 +000052#define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
53
54int dram_init(void)
55{
Tapani Utriainen491f2942013-06-26 17:51:49 +080056 gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024;
Fabio Estevame2d282a2013-03-15 10:43:48 +000057
58 return 0;
59}
60
61static iomux_v3_cfg_t const uart1_pads[] = {
Eric Nelson10fda482013-11-04 17:00:51 -070062 MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
63 MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
Fabio Estevame2d282a2013-03-15 10:43:48 +000064};
65
Fabio Estevamafb92662014-02-15 14:51:58 -020066static iomux_v3_cfg_t const usdhc1_pads[] = {
Eric Nelson10fda482013-11-04 17:00:51 -070067 MX6_PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
68 MX6_PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
69 MX6_PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
70 MX6_PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
71 MX6_PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
72 MX6_PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
Otavio Salvador5ed15732013-04-19 03:42:02 +000073 /* Carrier MicroSD Card Detect */
Eric Nelson10fda482013-11-04 17:00:51 -070074 MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
Otavio Salvador5ed15732013-04-19 03:42:02 +000075};
76
Fabio Estevame2d282a2013-03-15 10:43:48 +000077static iomux_v3_cfg_t const usdhc3_pads[] = {
Eric Nelson10fda482013-11-04 17:00:51 -070078 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
82 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
83 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
Otavio Salvador08f32f72013-04-19 03:42:01 +000084 /* SOM MicroSD Card Detect */
Eric Nelson10fda482013-11-04 17:00:51 -070085 MX6_PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
Fabio Estevame2d282a2013-03-15 10:43:48 +000086};
87
88static iomux_v3_cfg_t const enet_pads[] = {
89 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
90 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelson10fda482013-11-04 17:00:51 -070091 MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
92 MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
93 MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
94 MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
95 MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
Fabio Estevame2d282a2013-03-15 10:43:48 +000096 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
97 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
Eric Nelson10fda482013-11-04 17:00:51 -070098 MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
99 MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
100 MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
101 MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
102 MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
Fabio Estevame2d282a2013-03-15 10:43:48 +0000103 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
104 /* AR8031 PHY Reset */
Eric Nelson10fda482013-11-04 17:00:51 -0700105 MX6_PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
Fabio Estevame2d282a2013-03-15 10:43:48 +0000106};
107
108static void setup_iomux_uart(void)
109{
110 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
111}
112
113static void setup_iomux_enet(void)
114{
115 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
116
117 /* Reset AR8031 PHY */
118 gpio_direction_output(ETH_PHY_RESET, 0);
119 udelay(500);
120 gpio_set_value(ETH_PHY_RESET, 1);
121}
122
Otavio Salvador5ed15732013-04-19 03:42:02 +0000123static struct fsl_esdhc_cfg usdhc_cfg[2] = {
Fabio Estevame2d282a2013-03-15 10:43:48 +0000124 {USDHC3_BASE_ADDR},
Otavio Salvador5ed15732013-04-19 03:42:02 +0000125 {USDHC1_BASE_ADDR},
Fabio Estevame2d282a2013-03-15 10:43:48 +0000126};
127
Otavio Salvador08f32f72013-04-19 03:42:01 +0000128int board_mmc_getcd(struct mmc *mmc)
129{
130 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
131 int ret = 0;
132
133 switch (cfg->esdhc_base) {
Otavio Salvador5ed15732013-04-19 03:42:02 +0000134 case USDHC1_BASE_ADDR:
135 ret = !gpio_get_value(USDHC1_CD_GPIO);
136 break;
Otavio Salvador08f32f72013-04-19 03:42:01 +0000137 case USDHC3_BASE_ADDR:
138 ret = !gpio_get_value(USDHC3_CD_GPIO);
139 break;
140 }
141
142 return ret;
143}
144
Fabio Estevame2d282a2013-03-15 10:43:48 +0000145int board_mmc_init(bd_t *bis)
146{
Otavio Salvador5ed15732013-04-19 03:42:02 +0000147 s32 status = 0;
148 u32 index = 0;
Fabio Estevame2d282a2013-03-15 10:43:48 +0000149
Otavio Salvador5ed15732013-04-19 03:42:02 +0000150 /*
151 * Following map is done:
152 * (U-boot device node) (Physical Port)
153 * mmc0 SOM MicroSD
154 * mmc1 Carrier board MicroSD
155 */
156 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
157 switch (index) {
158 case 0:
159 imx_iomux_v3_setup_multiple_pads(
160 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
161 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
162 usdhc_cfg[0].max_bus_width = 4;
163 gpio_direction_input(USDHC3_CD_GPIO);
164 break;
165 case 1:
166 imx_iomux_v3_setup_multiple_pads(
167 usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
168 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
169 usdhc_cfg[1].max_bus_width = 4;
170 gpio_direction_input(USDHC1_CD_GPIO);
171 break;
172 default:
173 printf("Warning: you configured more USDHC controllers"
174 "(%d) then supported by the board (%d)\n",
175 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
176 return status;
177 }
Abbas Razaaad46592013-03-25 09:13:34 +0000178
Otavio Salvador5ed15732013-04-19 03:42:02 +0000179 status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
180 }
181
182 return status;
Fabio Estevame2d282a2013-03-15 10:43:48 +0000183}
184
185static int mx6_rgmii_rework(struct phy_device *phydev)
186{
187 unsigned short val;
188
189 /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
190 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
191 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
192 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
193
194 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
195 val &= 0xffe3;
196 val |= 0x18;
197 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
198
199 /* introduce tx clock delay */
200 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
201 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
202 val |= 0x0100;
203 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
204
205 return 0;
206}
207
208int board_phy_config(struct phy_device *phydev)
209{
210 mx6_rgmii_rework(phydev);
211
212 if (phydev->drv->config)
213 phydev->drv->config(phydev);
214
215 return 0;
216}
217
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000218#if defined(CONFIG_VIDEO_IPUV3)
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300219struct i2c_pads_info i2c2_pad_info = {
220 .scl = {
221 .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL
222 | MUX_PAD_CTRL(I2C_PAD_CTRL),
223 .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12
224 | MUX_PAD_CTRL(I2C_PAD_CTRL),
225 .gp = IMX_GPIO_NR(4, 12)
226 },
227 .sda = {
228 .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA
229 | MUX_PAD_CTRL(I2C_PAD_CTRL),
230 .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13
231 | MUX_PAD_CTRL(I2C_PAD_CTRL),
232 .gp = IMX_GPIO_NR(4, 13)
233 }
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000234};
235
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300236static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
237 MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,
238 MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02, /* HSync */
239 MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03, /* VSync */
240 MX6_PAD_DI0_PIN4__IPU1_DI0_PIN04
241 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm), /* Contrast */
242 MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15, /* DISP0_DRDY */
243
244 MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00,
245 MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01,
246 MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02,
247 MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03,
248 MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04,
249 MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05,
250 MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06,
251 MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07,
252 MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08,
253 MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09,
254 MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10,
255 MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11,
256 MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12,
257 MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13,
258 MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14,
259 MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15,
260 MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16,
261 MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17,
262
263 MX6_PAD_SD4_DAT2__GPIO2_IO10
264 | MUX_PAD_CTRL(NO_PAD_CTRL), /* DISP0_BKLEN */
265 MX6_PAD_SD4_DAT3__GPIO2_IO11
266 | MUX_PAD_CTRL(NO_PAD_CTRL), /* DISP0_VDDEN */
267};
268
269static void do_enable_hdmi(struct display_info_t const *dev)
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000270{
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500271 imx_enable_hdmi_phy();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000272}
273
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300274static int detect_i2c(struct display_info_t const *dev)
275{
276 return (0 == i2c_set_bus_num(dev->bus)) &&
277 (0 == i2c_probe(dev->addr));
278}
279
280static void enable_fwadapt_7wvga(struct display_info_t const *dev)
281{
282 imx_iomux_v3_setup_multiple_pads(
283 fwadapt_7wvga_pads,
284 ARRAY_SIZE(fwadapt_7wvga_pads));
285
286 gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
287 gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
288}
289
290struct display_info_t const displays[] = {{
291 .bus = -1,
292 .addr = 0,
293 .pixfmt = IPU_PIX_FMT_RGB24,
294 .detect = detect_hdmi,
295 .enable = do_enable_hdmi,
296 .mode = {
297 .name = "HDMI",
298 .refresh = 60,
299 .xres = 1024,
300 .yres = 768,
301 .pixclock = 15385,
302 .left_margin = 220,
303 .right_margin = 40,
304 .upper_margin = 21,
305 .lower_margin = 7,
306 .hsync_len = 60,
307 .vsync_len = 10,
308 .sync = FB_SYNC_EXT,
309 .vmode = FB_VMODE_NONINTERLACED
310} }, {
311 .bus = 1,
312 .addr = 0x10,
313 .pixfmt = IPU_PIX_FMT_RGB666,
314 .detect = detect_i2c,
315 .enable = enable_fwadapt_7wvga,
316 .mode = {
317 .name = "FWBADAPT-LCD-F07A-0102",
318 .refresh = 60,
319 .xres = 800,
320 .yres = 480,
321 .pixclock = 33260,
322 .left_margin = 128,
323 .right_margin = 128,
324 .upper_margin = 22,
325 .lower_margin = 22,
326 .hsync_len = 1,
327 .vsync_len = 1,
328 .sync = 0,
329 .vmode = FB_VMODE_NONINTERLACED
330} } };
331size_t display_count = ARRAY_SIZE(displays);
332
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000333static void setup_display(void)
334{
335 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000336 int reg;
337
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500338 enable_ipu_clock();
339 imx_setup_hdmi();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000340
341 reg = readl(&mxc_ccm->chsccdr);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000342 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500343 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000344 writel(reg, &mxc_ccm->chsccdr);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300345
346 /* Disable LCD backlight */
347 imx_iomux_v3_setup_pad(MX6_PAD_DI0_PIN4__GPIO4_IO20);
348 gpio_direction_input(IMX_GPIO_NR(4, 20));
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000349}
350#endif /* CONFIG_VIDEO_IPUV3 */
351
Fabio Estevame2d282a2013-03-15 10:43:48 +0000352int board_eth_init(bd_t *bis)
353{
Fabio Estevame2d282a2013-03-15 10:43:48 +0000354 setup_iomux_enet();
355
Fabio Estevam14da7592014-01-04 17:36:28 -0200356 return cpu_eth_init(bis);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000357}
358
359int board_early_init_f(void)
360{
361 setup_iomux_uart();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000362#if defined(CONFIG_VIDEO_IPUV3)
363 setup_display();
364#endif
Fabio Estevame2d282a2013-03-15 10:43:48 +0000365 return 0;
366}
367
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000368/*
369 * Do not overwrite the console
370 * Use always serial for U-Boot console
371 */
372int overwrite_console(void)
373{
374 return 1;
375}
376
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000377#ifdef CONFIG_CMD_BMODE
378static const struct boot_mode board_boot_modes[] = {
379 /* 4 bit bus width */
380 {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
381 {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
382 {NULL, 0},
383};
384#endif
385
386int board_late_init(void)
387{
388#ifdef CONFIG_CMD_BMODE
389 add_board_boot_modes(board_boot_modes);
390#endif
391
392 return 0;
393}
394
Fabio Estevame2d282a2013-03-15 10:43:48 +0000395int board_init(void)
396{
397 /* address of boot parameters */
398 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
399
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300400 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c2_pad_info);
401
Fabio Estevame2d282a2013-03-15 10:43:48 +0000402 return 0;
403}
404
Fabio Estevame2d282a2013-03-15 10:43:48 +0000405int checkboard(void)
406{
407 puts("Board: Wandboard\n");
408
409 return 0;
410}