blob: 3f2c32b6b25e39283e91cb78557f41eaba6ef51f [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_VOH405 1 /* ...on a VOH405 board */
stroese13fdf8a2003-09-12 08:55:18 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000042
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000049#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000050
stroesea20b27a2004-12-16 18:05:42 +000051#define CONFIG_PREBOOT /* enable preboot variable */
52
stroese13fdf8a2003-09-12 08:55:18 +000053#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
54
55#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000056#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000057#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
58
59#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese13fdf8a2003-09-12 08:55:18 +000060
Jon Loeligera5562902007-07-08 15:31:57 -050061
62/*
63 * Command line configuration.
64 */
65#include <config_cmd_default.h>
66
67#define CONFIG_CMD_DHCP
68#define CONFIG_CMD_PCI
69#define CONFIG_CMD_IRQ
70#define CONFIG_CMD_IDE
71#define CONFIG_CMD_FAT
72#define CONFIG_CMD_ELF
73#define CONFIG_CMD_NAND
74#define CONFIG_CMD_DATE
75#define CONFIG_CMD_I2C
76#define CONFIG_CMD_MII
77#define CONFIG_CMD_PING
78#define CONFIG_CMD_EEPROM
79
stroese13fdf8a2003-09-12 08:55:18 +000080
81#define CONFIG_MAC_PARTITION
82#define CONFIG_DOS_PARTITION
83
stroesea20b27a2004-12-16 18:05:42 +000084#define CONFIG_SUPPORT_VFAT
85
wdenkc837dcb2004-01-20 23:12:12 +000086#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000087
wdenkc837dcb2004-01-20 23:12:12 +000088#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
89#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +000090
wdenkc837dcb2004-01-20 23:12:12 +000091#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000092
93/*
94 * Miscellaneous configurable options
95 */
96#define CFG_LONGHELP /* undef to save memory */
97#define CFG_PROMPT "=> " /* Monitor Command Prompt */
98
99#undef CFG_HUSH_PARSER /* use "hush" command parser */
100#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000101#define CFG_PROMPT_HUSH_PS2 "> "
stroese13fdf8a2003-09-12 08:55:18 +0000102#endif
103
Jon Loeligera5562902007-07-08 15:31:57 -0500104#if defined(CONFIG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000105#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000106#else
wdenkc837dcb2004-01-20 23:12:12 +0000107#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000108#endif
109#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
110#define CFG_MAXARGS 16 /* max number of command args */
111#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
112
wdenkc837dcb2004-01-20 23:12:12 +0000113#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +0000114
wdenkc837dcb2004-01-20 23:12:12 +0000115#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +0000116
stroesea20b27a2004-12-16 18:05:42 +0000117#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
118
stroese13fdf8a2003-09-12 08:55:18 +0000119#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
120#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
121
stroesea20b27a2004-12-16 18:05:42 +0000122#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
123#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
124#define CFG_BASE_BAUD 691200
125#define CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese13fdf8a2003-09-12 08:55:18 +0000126
127/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000128#define CFG_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000129 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
130 57600, 115200, 230400, 460800, 921600 }
131
132#define CFG_LOAD_ADDR 0x100000 /* default load address */
133#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
134
wdenkc837dcb2004-01-20 23:12:12 +0000135#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese13fdf8a2003-09-12 08:55:18 +0000136
137#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
138
wdenkc837dcb2004-01-20 23:12:12 +0000139#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese13fdf8a2003-09-12 08:55:18 +0000140
wdenkc837dcb2004-01-20 23:12:12 +0000141#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000142
143/*-----------------------------------------------------------------------
144 * NAND-FLASH stuff
145 *-----------------------------------------------------------------------
146 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100147#define CFG_NAND_LEGACY
148
stroese13fdf8a2003-09-12 08:55:18 +0000149#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
150#define SECTORSIZE 512
151
152#define ADDR_COLUMN 1
153#define ADDR_PAGE 2
154#define ADDR_COLUMN_PAGE 3
155
wdenkc837dcb2004-01-20 23:12:12 +0000156#define NAND_ChipID_UNKNOWN 0x00
stroese13fdf8a2003-09-12 08:55:18 +0000157#define NAND_MAX_FLOORS 1
158#define NAND_MAX_CHIPS 1
159
wdenkc837dcb2004-01-20 23:12:12 +0000160#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
161#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
162#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
163#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
stroese13fdf8a2003-09-12 08:55:18 +0000164
165#define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
166#define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
167#define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
168#define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
169#define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
170#define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
171#define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
172
173#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
174#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
175#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
176#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
177
stroesea20b27a2004-12-16 18:05:42 +0000178#define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
179
stroese13fdf8a2003-09-12 08:55:18 +0000180/*-----------------------------------------------------------------------
181 * PCI stuff
182 *-----------------------------------------------------------------------
183 */
stroesea20b27a2004-12-16 18:05:42 +0000184#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
185#define PCI_HOST_FORCE 1 /* configure as pci host */
186#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000187
stroesea20b27a2004-12-16 18:05:42 +0000188#define CONFIG_PCI /* include pci support */
189#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
190#define CONFIG_PCI_PNP /* do pci plug-and-play */
191 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000192
stroesea20b27a2004-12-16 18:05:42 +0000193#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000194
stroesea20b27a2004-12-16 18:05:42 +0000195#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
196
197#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
198#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
199#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
200#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
201#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
202#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
203#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
204#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
205#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000206
207/*-----------------------------------------------------------------------
208 * IDE/ATA stuff
209 *-----------------------------------------------------------------------
210 */
wdenkc837dcb2004-01-20 23:12:12 +0000211#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
212#undef CONFIG_IDE_LED /* no led for ide supported */
stroese13fdf8a2003-09-12 08:55:18 +0000213#define CONFIG_IDE_RESET 1 /* reset for ide supported */
214
wdenkc837dcb2004-01-20 23:12:12 +0000215#define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
216#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
stroese13fdf8a2003-09-12 08:55:18 +0000217
wdenkc837dcb2004-01-20 23:12:12 +0000218#define CONFIG_ATAPI 1 /* ATAPI for Travelstar */
stroese13fdf8a2003-09-12 08:55:18 +0000219
wdenkc837dcb2004-01-20 23:12:12 +0000220#define CFG_ATA_BASE_ADDR 0xF0100000
221#define CFG_ATA_IDE0_OFFSET 0x0000
222#define CFG_ATA_IDE1_OFFSET 0x0010
stroese13fdf8a2003-09-12 08:55:18 +0000223
224#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000225#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroese13fdf8a2003-09-12 08:55:18 +0000226#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
227
228/*
229 * For booting Linux, the board info and command line data
230 * have to be in the first 8 MB of memory, since this is
231 * the maximum mapped by the Linux kernel during initialization.
232 */
233#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
234/*-----------------------------------------------------------------------
235 * FLASH organization
236 */
237#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
238
239#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
240#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
241
242#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
243#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
244
wdenkc837dcb2004-01-20 23:12:12 +0000245#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
246#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
247#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000248/*
249 * The following defines are added for buggy IOP480 byte interface.
250 * All other boards should use the standard values (CPCI405 etc.)
251 */
wdenkc837dcb2004-01-20 23:12:12 +0000252#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
253#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
254#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000255
wdenkc837dcb2004-01-20 23:12:12 +0000256#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese13fdf8a2003-09-12 08:55:18 +0000257
258#if 0 /* test-only */
wdenkc837dcb2004-01-20 23:12:12 +0000259#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
260#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroese13fdf8a2003-09-12 08:55:18 +0000261#endif
262
263/*-----------------------------------------------------------------------
264 * Start addresses for the final memory configuration
265 * (Set up by the startup code)
266 * Please note that CFG_SDRAM_BASE _must_ start at 0
267 */
268#define CFG_SDRAM_BASE 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000269#define CFG_FLASH_BASE 0xFFF80000
stroese13fdf8a2003-09-12 08:55:18 +0000270#define CFG_MONITOR_BASE TEXT_BASE
stroesea20b27a2004-12-16 18:05:42 +0000271#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
272#define CFG_MALLOC_LEN (2 * 1024*1024) /* Reserve 2 MB for malloc() */
stroese13fdf8a2003-09-12 08:55:18 +0000273
274#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
275# define CFG_RAMBOOT 1
276#else
277# undef CFG_RAMBOOT
278#endif
279
280/*-----------------------------------------------------------------------
281 * Environment Variable setup
282 */
wdenkc837dcb2004-01-20 23:12:12 +0000283#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
284#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
285#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroese13fdf8a2003-09-12 08:55:18 +0000286 /* total size of a CAT24WC16 is 2048 bytes */
287
288#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000289#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese13fdf8a2003-09-12 08:55:18 +0000290
291/*-----------------------------------------------------------------------
292 * I2C EEPROM (CAT24WC16) for environment
293 */
294#define CONFIG_HARD_I2C /* I2c with hardware support */
295#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
296#define CFG_I2C_SLAVE 0x7F
297
298#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
299#if 0 /* test-only */
300/* CAT24WC08/16... */
wdenkc837dcb2004-01-20 23:12:12 +0000301#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
302/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000303#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
304#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
305 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000306 /* last 4 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000307#else
308/* CAT24WC32/64... */
wdenkc837dcb2004-01-20 23:12:12 +0000309#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
310/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000311#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
312#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
313 /* 32 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000314 /* last 5 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000315#endif
316#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
317#define CFG_EEPROM_PAGE_WRITE_ENABLE
318
319/*-----------------------------------------------------------------------
320 * Cache Configuration
321 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200322#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000323 /* have only 8kB, 16kB is save here */
stroese13fdf8a2003-09-12 08:55:18 +0000324#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeligera5562902007-07-08 15:31:57 -0500325#if defined(CONFIG_CMD_KGDB)
stroese13fdf8a2003-09-12 08:55:18 +0000326#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
327#endif
328
329/*-----------------------------------------------------------------------
330 * External Bus Controller (EBC) Setup
331 */
332
wdenkc837dcb2004-01-20 23:12:12 +0000333#define CAN_BA 0xF0000000 /* CAN Base Address */
334#define DUART0_BA 0xF0000400 /* DUART Base Address */
335#define DUART1_BA 0xF0000408 /* DUART Base Address */
336#define RTC_BA 0xF0000500 /* RTC Base Address */
337#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
338#define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000339
wdenkc837dcb2004-01-20 23:12:12 +0000340/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
341#define CFG_EBC_PB0AP 0x92015480
342/*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
343#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000344
wdenkc837dcb2004-01-20 23:12:12 +0000345/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
346#define CFG_EBC_PB1AP 0x92015480
347#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000348
wdenkc837dcb2004-01-20 23:12:12 +0000349/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
350#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
351#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000352
wdenkc837dcb2004-01-20 23:12:12 +0000353/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
354#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
355#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000356
wdenkc837dcb2004-01-20 23:12:12 +0000357/* Memory Bank 4 (Epson VGA) initialization */
358#define CFG_EBC_PB4AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
359#define CFG_EBC_PB4CR VGA_BA | 0x7A000 /* BAS=0xF10,BS=8MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000360
361/*-----------------------------------------------------------------------
stroesea20b27a2004-12-16 18:05:42 +0000362 * LCD Setup
363 */
364
365#define CFG_LCD_BIG_MEM 0xF1200000 /* Epson S1D13806 Mem Base Address */
366#define CFG_LCD_BIG_REG 0xF1000000 /* Epson S1D13806 Reg Base Address */
367#define CFG_LCD_SMALL_MEM 0xF1400000 /* Epson S1D13704 Mem Base Address */
368#define CFG_LCD_SMALL_REG 0xF140FFE0 /* Epson S1D13704 Reg Base Address */
369
Stefan Roesec29ab9d2005-10-08 10:19:07 +0200370#define CFG_VIDEO_LOGO_MAX_SIZE (1 << 20)
stroesea20b27a2004-12-16 18:05:42 +0000371
372/*-----------------------------------------------------------------------
stroese13fdf8a2003-09-12 08:55:18 +0000373 * FPGA stuff
374 */
375
wdenkc837dcb2004-01-20 23:12:12 +0000376#define CFG_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000377
378/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000379#define CFG_FPGA_CTRL 0x000
stroese13fdf8a2003-09-12 08:55:18 +0000380
381/* FPGA Control Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000382#define CFG_FPGA_CTRL_CF_RESET 0x0001
383#define CFG_FPGA_CTRL_WDI 0x0002
stroese13fdf8a2003-09-12 08:55:18 +0000384#define CFG_FPGA_CTRL_PS2_RESET 0x0020
385
wdenkc837dcb2004-01-20 23:12:12 +0000386#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
387#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000388
389/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000390#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
391#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
392#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
393#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
394#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000395
396/*-----------------------------------------------------------------------
397 * Definitions for initial stack pointer and data area (in data cache)
398 */
399/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000400#define CFG_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000401
402/* On Chip Memory location */
403#define CFG_OCM_DATA_ADDR 0xF8000000
404#define CFG_OCM_DATA_SIZE 0x1000
405#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
406#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
407
408#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
409#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000410#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000411
412/*-----------------------------------------------------------------------
413 * Definitions for GPIO setup (PPC405EP specific)
414 *
wdenkc837dcb2004-01-20 23:12:12 +0000415 * GPIO0[0] - External Bus Controller BLAST output
416 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000417 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
418 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
419 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
420 * GPIO0[24-27] - UART0 control signal inputs/outputs
421 * GPIO0[28-29] - UART1 data signal input/output
stroesea20b27a2004-12-16 18:05:42 +0000422 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000423 */
wdenkc837dcb2004-01-20 23:12:12 +0000424#define CFG_GPIO0_OSRH 0x40000550
425#define CFG_GPIO0_OSRL 0x00000110
426#define CFG_GPIO0_ISR1H 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000427#define CFG_GPIO0_ISR1L 0x15555440
wdenkc837dcb2004-01-20 23:12:12 +0000428#define CFG_GPIO0_TSRH 0x00000000
429#define CFG_GPIO0_TSRL 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000430#define CFG_GPIO0_TCR 0xF7FE0017
stroese13fdf8a2003-09-12 08:55:18 +0000431
wdenkc837dcb2004-01-20 23:12:12 +0000432#define CFG_DUART_RST (0x80000000 >> 14)
stroesea20b27a2004-12-16 18:05:42 +0000433#define CFG_LCD_ENDIAN (0x80000000 >> 7)
434#define CFG_LCD0_RST (0x80000000 >> 30)
435#define CFG_LCD1_RST (0x80000000 >> 31)
stroese13fdf8a2003-09-12 08:55:18 +0000436
437/*
438 * Internal Definitions
439 *
440 * Boot Flags
441 */
442#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
443#define BOOTFLAG_WARM 0x02 /* Software reboot */
444
445/*
446 * Default speed selection (cpu_plb_opb_ebc) in mhz.
447 * This value will be set if iic boot eprom is disabled.
448 */
449#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000450#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
451#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000452#endif
453#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000454#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
455#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000456#endif
457#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000458#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
459#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000460#endif
461
462#endif /* __CONFIG_H */