blob: b7f404e857195fb57cfc8c82a88a6fe1d3c8c01d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01002/*
3 * Copyright (C) 2005-2006 Atmel Corporation
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01004 */
5#include <common.h>
Wenyou Yang577aa3b2016-11-02 10:06:56 +08006#include <clk.h>
Simon Glassf1dcc192016-05-05 07:28:11 -06007#include <dm.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01008
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01009/*
10 * The u-boot networking stack is a little weird. It seems like the
11 * networking core allocates receive buffers up front without any
12 * regard to the hardware that's supposed to actually receive those
13 * packets.
14 *
15 * The MACB receives packets into 128-byte receive buffers, so the
16 * buffers allocated by the core isn't very practical to use. We'll
17 * allocate our own, but we need one such buffer in case a packet
18 * wraps around the DMA ring so that we have to copy it.
19 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020 * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010021 * configuration header. This way, the core allocates one RX buffer
22 * and one TX buffer, each of which can hold a ethernet packet of
23 * maximum size.
24 *
25 * For some reason, the networking core unconditionally specifies a
26 * 32-byte packet "alignment" (which really should be called
27 * "padding"). MACB shouldn't need that, but we'll refrain from any
28 * core modifications here...
29 */
30
31#include <net.h>
Simon Glassf1dcc192016-05-05 07:28:11 -060032#ifndef CONFIG_DM_ETH
Ben Warren89973f82008-08-31 22:22:04 -070033#include <netdev.h>
Simon Glassf1dcc192016-05-05 07:28:11 -060034#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010035#include <malloc.h>
Semih Hazar0f751d62009-12-17 15:07:15 +020036#include <miiphy.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010037
38#include <linux/mii.h>
39#include <asm/io.h>
40#include <asm/dma-mapping.h>
41#include <asm/arch/clk.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090042#include <linux/errno.h>
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010043
44#include "macb.h"
45
Wenyou Yanga212b662016-05-17 13:11:35 +080046DECLARE_GLOBAL_DATA_PTR;
47
Andreas Bießmannceef9832014-05-26 22:55:18 +020048#define MACB_RX_BUFFER_SIZE 4096
49#define MACB_RX_RING_SIZE (MACB_RX_BUFFER_SIZE / 128)
50#define MACB_TX_RING_SIZE 16
51#define MACB_TX_TIMEOUT 1000
52#define MACB_AUTONEG_TIMEOUT 5000000
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010053
Wilson Lee4bf56912017-08-22 20:25:07 -070054#ifdef CONFIG_MACB_ZYNQ
55/* INCR4 AHB bursts */
56#define MACB_ZYNQ_GEM_DMACR_BLENGTH 0x00000004
57/* Use full configured addressable space (8 Kb) */
58#define MACB_ZYNQ_GEM_DMACR_RXSIZE 0x00000300
59/* Use full configured addressable space (4 Kb) */
60#define MACB_ZYNQ_GEM_DMACR_TXSIZE 0x00000400
61/* Set RXBUF with use of 128 byte */
62#define MACB_ZYNQ_GEM_DMACR_RXBUF 0x00020000
63#define MACB_ZYNQ_GEM_DMACR_INIT \
64 (MACB_ZYNQ_GEM_DMACR_BLENGTH | \
65 MACB_ZYNQ_GEM_DMACR_RXSIZE | \
66 MACB_ZYNQ_GEM_DMACR_TXSIZE | \
67 MACB_ZYNQ_GEM_DMACR_RXBUF)
68#endif
69
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010070struct macb_dma_desc {
71 u32 addr;
72 u32 ctrl;
73};
74
Wu, Josh5ae0e382014-05-27 16:31:05 +080075#define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc))
76#define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE))
77#define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE))
Wu, Joshade4ea42015-06-03 16:45:44 +080078#define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1))
Wu, Josh5ae0e382014-05-27 16:31:05 +080079
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +010080#define RXADDR_USED 0x00000001
81#define RXADDR_WRAP 0x00000002
82
83#define RXBUF_FRMLEN_MASK 0x00000fff
84#define RXBUF_FRAME_START 0x00004000
85#define RXBUF_FRAME_END 0x00008000
86#define RXBUF_TYPEID_MATCH 0x00400000
87#define RXBUF_ADDR4_MATCH 0x00800000
88#define RXBUF_ADDR3_MATCH 0x01000000
89#define RXBUF_ADDR2_MATCH 0x02000000
90#define RXBUF_ADDR1_MATCH 0x04000000
91#define RXBUF_BROADCAST 0x80000000
92
93#define TXBUF_FRMLEN_MASK 0x000007ff
94#define TXBUF_FRAME_END 0x00008000
95#define TXBUF_NOCRC 0x00010000
96#define TXBUF_EXHAUSTED 0x08000000
97#define TXBUF_UNDERRUN 0x10000000
98#define TXBUF_MAXRETRY 0x20000000
99#define TXBUF_WRAP 0x40000000
100#define TXBUF_USED 0x80000000
101
102struct macb_device {
103 void *regs;
104
105 unsigned int rx_tail;
106 unsigned int tx_head;
107 unsigned int tx_tail;
Simon Glassd5555b72016-05-05 07:28:09 -0600108 unsigned int next_rx_tail;
109 bool wrapped;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100110
111 void *rx_buffer;
112 void *tx_buffer;
113 struct macb_dma_desc *rx_ring;
114 struct macb_dma_desc *tx_ring;
115
116 unsigned long rx_buffer_dma;
117 unsigned long rx_ring_dma;
118 unsigned long tx_ring_dma;
119
Wu, Joshade4ea42015-06-03 16:45:44 +0800120 struct macb_dma_desc *dummy_desc;
121 unsigned long dummy_desc_dma;
122
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100123 const struct device *dev;
Simon Glassf1dcc192016-05-05 07:28:11 -0600124#ifndef CONFIG_DM_ETH
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100125 struct eth_device netdev;
Simon Glassf1dcc192016-05-05 07:28:11 -0600126#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100127 unsigned short phy_addr;
Bo Shenb1a00062013-04-24 15:59:27 +0800128 struct mii_dev *bus;
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800129#ifdef CONFIG_PHYLIB
130 struct phy_device *phydev;
131#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800132
133#ifdef CONFIG_DM_ETH
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800134#ifdef CONFIG_CLK
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800135 unsigned long pclk_rate;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800136#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800137 phy_interface_t phy_interface;
138#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100139};
Simon Glassf1dcc192016-05-05 07:28:11 -0600140#ifndef CONFIG_DM_ETH
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100141#define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
Simon Glassf1dcc192016-05-05 07:28:11 -0600142#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100143
Bo Shend256be22013-04-24 15:59:28 +0800144static int macb_is_gem(struct macb_device *macb)
145{
Atish Patrafbcaa262019-02-25 08:14:42 +0000146 return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) >= 0x2;
Bo Shend256be22013-04-24 15:59:28 +0800147}
148
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100149#ifndef cpu_is_sama5d2
150#define cpu_is_sama5d2() 0
151#endif
152
153#ifndef cpu_is_sama5d4
154#define cpu_is_sama5d4() 0
155#endif
156
157static int gem_is_gigabit_capable(struct macb_device *macb)
158{
159 /*
Robert P. J. Day1cc0a9f2016-05-04 04:47:31 -0400160 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100161 * configured to support only 10/100.
162 */
163 return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
164}
165
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100166static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value)
167{
168 unsigned long netctl;
169 unsigned long netstat;
170 unsigned long frame;
171
172 netctl = macb_readl(macb, NCR);
173 netctl |= MACB_BIT(MPE);
174 macb_writel(macb, NCR, netctl);
175
176 frame = (MACB_BF(SOF, 1)
177 | MACB_BF(RW, 1)
178 | MACB_BF(PHYA, macb->phy_addr)
179 | MACB_BF(REGA, reg)
180 | MACB_BF(CODE, 2)
181 | MACB_BF(DATA, value));
182 macb_writel(macb, MAN, frame);
183
184 do {
185 netstat = macb_readl(macb, NSR);
186 } while (!(netstat & MACB_BIT(IDLE)));
187
188 netctl = macb_readl(macb, NCR);
189 netctl &= ~MACB_BIT(MPE);
190 macb_writel(macb, NCR, netctl);
191}
192
193static u16 macb_mdio_read(struct macb_device *macb, u8 reg)
194{
195 unsigned long netctl;
196 unsigned long netstat;
197 unsigned long frame;
198
199 netctl = macb_readl(macb, NCR);
200 netctl |= MACB_BIT(MPE);
201 macb_writel(macb, NCR, netctl);
202
203 frame = (MACB_BF(SOF, 1)
204 | MACB_BF(RW, 2)
205 | MACB_BF(PHYA, macb->phy_addr)
206 | MACB_BF(REGA, reg)
207 | MACB_BF(CODE, 2));
208 macb_writel(macb, MAN, frame);
209
210 do {
211 netstat = macb_readl(macb, NSR);
212 } while (!(netstat & MACB_BIT(IDLE)));
213
214 frame = macb_readl(macb, MAN);
215
216 netctl = macb_readl(macb, NCR);
217 netctl &= ~MACB_BIT(MPE);
218 macb_writel(macb, NCR, netctl);
219
220 return MACB_BFEXT(DATA, frame);
221}
222
Joe Hershberger1b8c18b2013-06-24 19:06:38 -0500223void __weak arch_get_mdio_control(const char *name)
Shiraz Hashim416ce622012-12-13 17:22:52 +0530224{
225 return;
226}
227
Bo Shenb1a00062013-04-24 15:59:27 +0800228#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Semih Hazar0f751d62009-12-17 15:07:15 +0200229
Joe Hershberger5a49f172016-08-08 11:28:38 -0500230int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
Semih Hazar0f751d62009-12-17 15:07:15 +0200231{
Joe Hershberger5a49f172016-08-08 11:28:38 -0500232 u16 value = 0;
Simon Glassf1dcc192016-05-05 07:28:11 -0600233#ifdef CONFIG_DM_ETH
Joe Hershberger5a49f172016-08-08 11:28:38 -0500234 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glassf1dcc192016-05-05 07:28:11 -0600235 struct macb_device *macb = dev_get_priv(dev);
236#else
Joe Hershberger5a49f172016-08-08 11:28:38 -0500237 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200238 struct macb_device *macb = to_macb(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -0600239#endif
Semih Hazar0f751d62009-12-17 15:07:15 +0200240
Andreas Bießmannceef9832014-05-26 22:55:18 +0200241 if (macb->phy_addr != phy_adr)
Semih Hazar0f751d62009-12-17 15:07:15 +0200242 return -1;
243
Joe Hershberger5a49f172016-08-08 11:28:38 -0500244 arch_get_mdio_control(bus->name);
245 value = macb_mdio_read(macb, reg);
Semih Hazar0f751d62009-12-17 15:07:15 +0200246
Joe Hershberger5a49f172016-08-08 11:28:38 -0500247 return value;
Semih Hazar0f751d62009-12-17 15:07:15 +0200248}
249
Joe Hershberger5a49f172016-08-08 11:28:38 -0500250int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
251 u16 value)
Semih Hazar0f751d62009-12-17 15:07:15 +0200252{
Simon Glassf1dcc192016-05-05 07:28:11 -0600253#ifdef CONFIG_DM_ETH
Joe Hershberger5a49f172016-08-08 11:28:38 -0500254 struct udevice *dev = eth_get_dev_by_name(bus->name);
Simon Glassf1dcc192016-05-05 07:28:11 -0600255 struct macb_device *macb = dev_get_priv(dev);
256#else
Joe Hershberger5a49f172016-08-08 11:28:38 -0500257 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200258 struct macb_device *macb = to_macb(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -0600259#endif
Semih Hazar0f751d62009-12-17 15:07:15 +0200260
Andreas Bießmannceef9832014-05-26 22:55:18 +0200261 if (macb->phy_addr != phy_adr)
Semih Hazar0f751d62009-12-17 15:07:15 +0200262 return -1;
263
Joe Hershberger5a49f172016-08-08 11:28:38 -0500264 arch_get_mdio_control(bus->name);
Semih Hazar0f751d62009-12-17 15:07:15 +0200265 macb_mdio_write(macb, reg, value);
266
267 return 0;
268}
269#endif
270
Wu, Josh5ae0e382014-05-27 16:31:05 +0800271#define RX 1
272#define TX 0
273static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
274{
275 if (rx)
Heiko Schocher592a7492016-08-29 07:46:11 +0200276 invalidate_dcache_range(macb->rx_ring_dma,
277 ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
278 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800279 else
Heiko Schocher592a7492016-08-29 07:46:11 +0200280 invalidate_dcache_range(macb->tx_ring_dma,
281 ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
282 PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800283}
284
285static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
286{
287 if (rx)
288 flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200289 ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800290 else
291 flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200292 ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800293}
294
295static inline void macb_flush_rx_buffer(struct macb_device *macb)
296{
297 flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200298 ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800299}
300
301static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
302{
303 invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200304 ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN));
Wu, Josh5ae0e382014-05-27 16:31:05 +0800305}
Semih Hazar0f751d62009-12-17 15:07:15 +0200306
Jon Loeliger07d38a12007-07-09 17:30:01 -0500307#if defined(CONFIG_CMD_NET)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100308
Simon Glassd5555b72016-05-05 07:28:09 -0600309static int _macb_send(struct macb_device *macb, const char *name, void *packet,
310 int length)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100311{
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100312 unsigned long paddr, ctrl;
313 unsigned int tx_head = macb->tx_head;
314 int i;
315
316 paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
317
318 ctrl = length & TXBUF_FRMLEN_MASK;
319 ctrl |= TXBUF_FRAME_END;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200320 if (tx_head == (MACB_TX_RING_SIZE - 1)) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100321 ctrl |= TXBUF_WRAP;
322 macb->tx_head = 0;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200323 } else {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100324 macb->tx_head++;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200325 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100326
327 macb->tx_ring[tx_head].ctrl = ctrl;
328 macb->tx_ring[tx_head].addr = paddr;
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200329 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800330 macb_flush_ring_desc(macb, TX);
331 /* Do we need check paddr and length is dcache line aligned? */
Simon Glassf589f8c2016-05-05 07:28:10 -0600332 flush_dcache_range(paddr, paddr + ALIGN(length, ARCH_DMA_MINALIGN));
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100333 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
334
335 /*
336 * I guess this is necessary because the networking core may
337 * re-use the transmit buffer as soon as we return...
338 */
Andreas Bießmannceef9832014-05-26 22:55:18 +0200339 for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200340 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800341 macb_invalidate_ring_desc(macb, TX);
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200342 ctrl = macb->tx_ring[tx_head].ctrl;
343 if (ctrl & TXBUF_USED)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100344 break;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100345 udelay(1);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100346 }
347
348 dma_unmap_single(packet, length, paddr);
349
Andreas Bießmannceef9832014-05-26 22:55:18 +0200350 if (i <= MACB_TX_TIMEOUT) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100351 if (ctrl & TXBUF_UNDERRUN)
Simon Glassd5555b72016-05-05 07:28:09 -0600352 printf("%s: TX underrun\n", name);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100353 if (ctrl & TXBUF_EXHAUSTED)
Simon Glassd5555b72016-05-05 07:28:09 -0600354 printf("%s: TX buffers exhausted in mid frame\n", name);
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200355 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600356 printf("%s: TX timeout\n", name);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100357 }
358
359 /* No one cares anyway */
360 return 0;
361}
362
363static void reclaim_rx_buffers(struct macb_device *macb,
364 unsigned int new_tail)
365{
366 unsigned int i;
367
368 i = macb->rx_tail;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800369
370 macb_invalidate_ring_desc(macb, RX);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100371 while (i > new_tail) {
372 macb->rx_ring[i].addr &= ~RXADDR_USED;
373 i++;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200374 if (i > MACB_RX_RING_SIZE)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100375 i = 0;
376 }
377
378 while (i < new_tail) {
379 macb->rx_ring[i].addr &= ~RXADDR_USED;
380 i++;
381 }
382
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200383 barrier();
Wu, Josh5ae0e382014-05-27 16:31:05 +0800384 macb_flush_ring_desc(macb, RX);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100385 macb->rx_tail = new_tail;
386}
387
Simon Glassd5555b72016-05-05 07:28:09 -0600388static int _macb_recv(struct macb_device *macb, uchar **packetp)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100389{
Simon Glassd5555b72016-05-05 07:28:09 -0600390 unsigned int next_rx_tail = macb->next_rx_tail;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100391 void *buffer;
392 int length;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100393 u32 status;
394
Simon Glassd5555b72016-05-05 07:28:09 -0600395 macb->wrapped = false;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100396 for (;;) {
Wu, Josh5ae0e382014-05-27 16:31:05 +0800397 macb_invalidate_ring_desc(macb, RX);
398
Simon Glassd5555b72016-05-05 07:28:09 -0600399 if (!(macb->rx_ring[next_rx_tail].addr & RXADDR_USED))
400 return -EAGAIN;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100401
Simon Glassd5555b72016-05-05 07:28:09 -0600402 status = macb->rx_ring[next_rx_tail].ctrl;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100403 if (status & RXBUF_FRAME_START) {
Simon Glassd5555b72016-05-05 07:28:09 -0600404 if (next_rx_tail != macb->rx_tail)
405 reclaim_rx_buffers(macb, next_rx_tail);
406 macb->wrapped = false;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100407 }
408
409 if (status & RXBUF_FRAME_END) {
410 buffer = macb->rx_buffer + 128 * macb->rx_tail;
411 length = status & RXBUF_FRMLEN_MASK;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800412
413 macb_invalidate_rx_buffer(macb);
Simon Glassd5555b72016-05-05 07:28:09 -0600414 if (macb->wrapped) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100415 unsigned int headlen, taillen;
416
Andreas Bießmannceef9832014-05-26 22:55:18 +0200417 headlen = 128 * (MACB_RX_RING_SIZE
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100418 - macb->rx_tail);
419 taillen = length - headlen;
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500420 memcpy((void *)net_rx_packets[0],
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100421 buffer, headlen);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500422 memcpy((void *)net_rx_packets[0] + headlen,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100423 macb->rx_buffer, taillen);
Simon Glassd5555b72016-05-05 07:28:09 -0600424 *packetp = (void *)net_rx_packets[0];
425 } else {
426 *packetp = buffer;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100427 }
428
Simon Glassd5555b72016-05-05 07:28:09 -0600429 if (++next_rx_tail >= MACB_RX_RING_SIZE)
430 next_rx_tail = 0;
431 macb->next_rx_tail = next_rx_tail;
432 return length;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100433 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600434 if (++next_rx_tail >= MACB_RX_RING_SIZE) {
435 macb->wrapped = true;
436 next_rx_tail = 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100437 }
438 }
Haavard Skinnemoen04fcb5d2007-05-02 13:22:38 +0200439 barrier();
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100440 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100441}
442
Simon Glassd5555b72016-05-05 07:28:09 -0600443static void macb_phy_reset(struct macb_device *macb, const char *name)
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200444{
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200445 int i;
446 u16 status, adv;
447
448 adv = ADVERTISE_CSMA | ADVERTISE_ALL;
449 macb_mdio_write(macb, MII_ADVERTISE, adv);
Simon Glassd5555b72016-05-05 07:28:09 -0600450 printf("%s: Starting autonegotiation...\n", name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200451 macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
452 | BMCR_ANRESTART));
453
Andreas Bießmannceef9832014-05-26 22:55:18 +0200454 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200455 status = macb_mdio_read(macb, MII_BMSR);
456 if (status & BMSR_ANEGCOMPLETE)
457 break;
458 udelay(100);
459 }
460
461 if (status & BMSR_ANEGCOMPLETE)
Simon Glassd5555b72016-05-05 07:28:09 -0600462 printf("%s: Autonegotiation complete\n", name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200463 else
464 printf("%s: Autonegotiation timed out (status=0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600465 name, status);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200466}
467
Wenyou Yanga212b662016-05-17 13:11:35 +0800468static int macb_phy_find(struct macb_device *macb, const char *name)
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100469{
470 int i;
471 u16 phy_id;
472
473 /* Search for PHY... */
474 for (i = 0; i < 32; i++) {
475 macb->phy_addr = i;
476 phy_id = macb_mdio_read(macb, MII_PHYSID1);
477 if (phy_id != 0xffff) {
Wenyou Yanga212b662016-05-17 13:11:35 +0800478 printf("%s: PHY present at %d\n", name, i);
Wilson Lee4bf56912017-08-22 20:25:07 -0700479 return 0;
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100480 }
481 }
482
483 /* PHY isn't up to snuff */
Wenyou Yanga212b662016-05-17 13:11:35 +0800484 printf("%s: PHY not found\n", name);
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100485
Wilson Lee4bf56912017-08-22 20:25:07 -0700486 return -ENODEV;
487}
488
489/**
490 * macb_linkspd_cb - Linkspeed change callback function
Bin Menga5e3d232019-05-22 00:09:45 -0700491 * @dev/@regs: MACB udevice (DM version) or
492 * Base Register of MACB devices (non-DM version)
Wilson Lee4bf56912017-08-22 20:25:07 -0700493 * @speed: Linkspeed
494 * Returns 0 when operation success and negative errno number
495 * when operation failed.
496 */
Bin Menga5e3d232019-05-22 00:09:45 -0700497#ifdef CONFIG_DM_ETH
498int __weak macb_linkspd_cb(struct udevice *dev, unsigned int speed)
499{
500 return 0;
501}
502#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700503int __weak macb_linkspd_cb(void *regs, unsigned int speed)
504{
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100505 return 0;
506}
Bin Menga5e3d232019-05-22 00:09:45 -0700507#endif
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100508
Wenyou Yanga212b662016-05-17 13:11:35 +0800509#ifdef CONFIG_DM_ETH
510static int macb_phy_init(struct udevice *dev, const char *name)
511#else
Simon Glassd5555b72016-05-05 07:28:09 -0600512static int macb_phy_init(struct macb_device *macb, const char *name)
Wenyou Yanga212b662016-05-17 13:11:35 +0800513#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100514{
Wenyou Yanga212b662016-05-17 13:11:35 +0800515#ifdef CONFIG_DM_ETH
516 struct macb_device *macb = dev_get_priv(dev);
517#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100518 u32 ncfgr;
519 u16 phy_id, status, adv, lpa;
520 int media, speed, duplex;
Wilson Lee4bf56912017-08-22 20:25:07 -0700521 int ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100522 int i;
523
Simon Glassd5555b72016-05-05 07:28:09 -0600524 arch_get_mdio_control(name);
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100525 /* Auto-detect phy_addr */
Wilson Lee4bf56912017-08-22 20:25:07 -0700526 ret = macb_phy_find(macb, name);
527 if (ret)
528 return ret;
Gunnar Rangoyfc01ea12009-01-23 12:56:31 +0100529
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100530 /* Check if the PHY is up to snuff... */
531 phy_id = macb_mdio_read(macb, MII_PHYSID1);
532 if (phy_id == 0xffff) {
Simon Glassd5555b72016-05-05 07:28:09 -0600533 printf("%s: No PHY present\n", name);
Wilson Lee4bf56912017-08-22 20:25:07 -0700534 return -ENODEV;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100535 }
536
Bo Shenb1a00062013-04-24 15:59:27 +0800537#ifdef CONFIG_PHYLIB
Wenyou Yanga212b662016-05-17 13:11:35 +0800538#ifdef CONFIG_DM_ETH
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800539 macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
Wenyou Yanga212b662016-05-17 13:11:35 +0800540 macb->phy_interface);
541#else
Bo Shen8314ccd2013-08-19 10:35:47 +0800542 /* need to consider other phy interface mode */
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800543 macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
Bo Shen8314ccd2013-08-19 10:35:47 +0800544 PHY_INTERFACE_MODE_RGMII);
Wenyou Yanga212b662016-05-17 13:11:35 +0800545#endif
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800546 if (!macb->phydev) {
Bo Shen8314ccd2013-08-19 10:35:47 +0800547 printf("phy_connect failed\n");
548 return -ENODEV;
549 }
550
Wenyou Yang1870d4d2017-04-14 14:36:04 +0800551 phy_config(macb->phydev);
Bo Shenb1a00062013-04-24 15:59:27 +0800552#endif
553
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200554 status = macb_mdio_read(macb, MII_BMSR);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100555 if (!(status & BMSR_LSTATUS)) {
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200556 /* Try to re-negotiate if we don't have link already. */
Simon Glassd5555b72016-05-05 07:28:09 -0600557 macb_phy_reset(macb, name);
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200558
Andreas Bießmannceef9832014-05-26 22:55:18 +0200559 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100560 status = macb_mdio_read(macb, MII_BMSR);
Stefan Roese7bf9bca2019-03-27 11:20:19 +0100561 if (status & BMSR_LSTATUS) {
562 /*
563 * Delay a bit after the link is established,
564 * so that the next xfer does not fail
565 */
566 mdelay(10);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100567 break;
Stefan Roese7bf9bca2019-03-27 11:20:19 +0100568 }
Haavard Skinnemoenf2134f82007-05-02 13:31:53 +0200569 udelay(100);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100570 }
571 }
572
573 if (!(status & BMSR_LSTATUS)) {
574 printf("%s: link down (status: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600575 name, status);
Wilson Lee4bf56912017-08-22 20:25:07 -0700576 return -ENETDOWN;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100577 }
Bo Shend256be22013-04-24 15:59:28 +0800578
Gregory CLEMENT75b03cf2015-12-16 14:50:34 +0100579 /* First check for GMAC and that it is GiB capable */
580 if (gem_is_gigabit_capable(macb)) {
Bo Shend256be22013-04-24 15:59:28 +0800581 lpa = macb_mdio_read(macb, MII_STAT1000);
Bo Shend256be22013-04-24 15:59:28 +0800582
Andreas Bießmann47609572014-09-18 23:46:48 +0200583 if (lpa & (LPA_1000FULL | LPA_1000HALF)) {
584 duplex = ((lpa & LPA_1000FULL) ? 1 : 0);
585
586 printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600587 name,
Bo Shend256be22013-04-24 15:59:28 +0800588 duplex ? "full" : "half",
589 lpa);
590
591 ncfgr = macb_readl(macb, NCFGR);
Andreas Bießmann47609572014-09-18 23:46:48 +0200592 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
593 ncfgr |= GEM_BIT(GBE);
594
Bo Shend256be22013-04-24 15:59:28 +0800595 if (duplex)
596 ncfgr |= MACB_BIT(FD);
Andreas Bießmann47609572014-09-18 23:46:48 +0200597
Bo Shend256be22013-04-24 15:59:28 +0800598 macb_writel(macb, NCFGR, ncfgr);
599
Bin Menga5e3d232019-05-22 00:09:45 -0700600#ifdef CONFIG_DM_ETH
601 ret = macb_linkspd_cb(dev, _1000BASET);
602#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700603 ret = macb_linkspd_cb(macb->regs, _1000BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700604#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700605 if (ret)
606 return ret;
607
608 return 0;
Bo Shend256be22013-04-24 15:59:28 +0800609 }
610 }
611
612 /* fall back for EMAC checking */
613 adv = macb_mdio_read(macb, MII_ADVERTISE);
614 lpa = macb_mdio_read(macb, MII_LPA);
615 media = mii_nway_result(lpa & adv);
616 speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
617 ? 1 : 0);
618 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
619 printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
Simon Glassd5555b72016-05-05 07:28:09 -0600620 name,
Bo Shend256be22013-04-24 15:59:28 +0800621 speed ? "100" : "10",
622 duplex ? "full" : "half",
623 lpa);
624
625 ncfgr = macb_readl(macb, NCFGR);
Bo Shenc83cb5f2015-03-04 13:35:16 +0800626 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
Wilson Lee4bf56912017-08-22 20:25:07 -0700627 if (speed) {
Bo Shend256be22013-04-24 15:59:28 +0800628 ncfgr |= MACB_BIT(SPD);
Bin Menga5e3d232019-05-22 00:09:45 -0700629#ifdef CONFIG_DM_ETH
630 ret = macb_linkspd_cb(dev, _100BASET);
631#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700632 ret = macb_linkspd_cb(macb->regs, _100BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700633#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700634 } else {
Bin Menga5e3d232019-05-22 00:09:45 -0700635#ifdef CONFIG_DM_ETH
636 ret = macb_linkspd_cb(dev, _10BASET);
637#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700638 ret = macb_linkspd_cb(macb->regs, _10BASET);
Bin Menga5e3d232019-05-22 00:09:45 -0700639#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700640 }
641
642 if (ret)
643 return ret;
644
Bo Shend256be22013-04-24 15:59:28 +0800645 if (duplex)
646 ncfgr |= MACB_BIT(FD);
647 macb_writel(macb, NCFGR, ncfgr);
648
Wilson Lee4bf56912017-08-22 20:25:07 -0700649 return 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100650}
651
Wu, Joshade4ea42015-06-03 16:45:44 +0800652static int gmac_init_multi_queues(struct macb_device *macb)
653{
654 int i, num_queues = 1;
655 u32 queue_mask;
656
657 /* bit 0 is never set but queue 0 always exists */
658 queue_mask = gem_readl(macb, DCFG6) & 0xff;
659 queue_mask |= 0x1;
660
661 for (i = 1; i < MACB_MAX_QUEUES; i++)
662 if (queue_mask & (1 << i))
663 num_queues++;
664
665 macb->dummy_desc->ctrl = TXBUF_USED;
666 macb->dummy_desc->addr = 0;
667 flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
Heiko Schocher592a7492016-08-29 07:46:11 +0200668 ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
Wu, Joshade4ea42015-06-03 16:45:44 +0800669
670 for (i = 1; i < num_queues; i++)
671 gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
672
673 return 0;
674}
675
Wenyou Yanga212b662016-05-17 13:11:35 +0800676#ifdef CONFIG_DM_ETH
677static int _macb_init(struct udevice *dev, const char *name)
678#else
Simon Glassd5555b72016-05-05 07:28:09 -0600679static int _macb_init(struct macb_device *macb, const char *name)
Wenyou Yanga212b662016-05-17 13:11:35 +0800680#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100681{
Wenyou Yanga212b662016-05-17 13:11:35 +0800682#ifdef CONFIG_DM_ETH
683 struct macb_device *macb = dev_get_priv(dev);
684#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100685 unsigned long paddr;
Wilson Lee4bf56912017-08-22 20:25:07 -0700686 int ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100687 int i;
688
689 /*
690 * macb_halt should have been called at some point before now,
691 * so we'll assume the controller is idle.
692 */
693
694 /* initialize DMA descriptors */
695 paddr = macb->rx_buffer_dma;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200696 for (i = 0; i < MACB_RX_RING_SIZE; i++) {
697 if (i == (MACB_RX_RING_SIZE - 1))
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100698 paddr |= RXADDR_WRAP;
699 macb->rx_ring[i].addr = paddr;
700 macb->rx_ring[i].ctrl = 0;
701 paddr += 128;
702 }
Wu, Josh5ae0e382014-05-27 16:31:05 +0800703 macb_flush_ring_desc(macb, RX);
704 macb_flush_rx_buffer(macb);
705
Andreas Bießmannceef9832014-05-26 22:55:18 +0200706 for (i = 0; i < MACB_TX_RING_SIZE; i++) {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100707 macb->tx_ring[i].addr = 0;
Andreas Bießmannceef9832014-05-26 22:55:18 +0200708 if (i == (MACB_TX_RING_SIZE - 1))
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100709 macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP;
710 else
711 macb->tx_ring[i].ctrl = TXBUF_USED;
712 }
Wu, Josh5ae0e382014-05-27 16:31:05 +0800713 macb_flush_ring_desc(macb, TX);
714
Andreas Bießmannceef9832014-05-26 22:55:18 +0200715 macb->rx_tail = 0;
716 macb->tx_head = 0;
717 macb->tx_tail = 0;
Simon Glassd5555b72016-05-05 07:28:09 -0600718 macb->next_rx_tail = 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100719
Wilson Lee4bf56912017-08-22 20:25:07 -0700720#ifdef CONFIG_MACB_ZYNQ
721 macb_writel(macb, DMACFG, MACB_ZYNQ_GEM_DMACR_INIT);
722#endif
723
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100724 macb_writel(macb, RBQP, macb->rx_ring_dma);
725 macb_writel(macb, TBQP, macb->tx_ring_dma);
726
Bo Shend256be22013-04-24 15:59:28 +0800727 if (macb_is_gem(macb)) {
Wu, Joshade4ea42015-06-03 16:45:44 +0800728 /* Check the multi queue and initialize the queue for tx */
729 gmac_init_multi_queues(macb);
730
Bo Shencabf61c2014-11-10 15:24:01 +0800731 /*
732 * When the GMAC IP with GE feature, this bit is used to
733 * select interface between RGMII and GMII.
734 * When the GMAC IP without GE feature, this bit is used
735 * to select interface between RMII and MII.
736 */
Wenyou Yanga212b662016-05-17 13:11:35 +0800737#ifdef CONFIG_DM_ETH
Wenyou Yang6de046e2017-04-20 11:13:13 +0800738 if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
739 (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
Wenyou Yanga212b662016-05-17 13:11:35 +0800740 gem_writel(macb, UR, GEM_BIT(RGMII));
741 else
742 gem_writel(macb, UR, 0);
743#else
Bo Shencabf61c2014-11-10 15:24:01 +0800744#if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
Bo Shend256be22013-04-24 15:59:28 +0800745 gem_writel(macb, UR, GEM_BIT(RGMII));
746#else
747 gem_writel(macb, UR, 0);
748#endif
Wenyou Yanga212b662016-05-17 13:11:35 +0800749#endif
Bo Shend256be22013-04-24 15:59:28 +0800750 } else {
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100751 /* choose RMII or MII mode. This depends on the board */
Wenyou Yanga212b662016-05-17 13:11:35 +0800752#ifdef CONFIG_DM_ETH
753#ifdef CONFIG_AT91FAMILY
754 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
755 macb_writel(macb, USRIO,
756 MACB_BIT(RMII) | MACB_BIT(CLKEN));
757 } else {
758 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
759 }
760#else
761 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
762 macb_writel(macb, USRIO, 0);
763 else
764 macb_writel(macb, USRIO, MACB_BIT(MII));
765#endif
766#else
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100767#ifdef CONFIG_RMII
Bo Shend8f64b42013-04-24 15:59:26 +0800768#ifdef CONFIG_AT91FAMILY
Stelian Pop7263ef12008-01-03 21:15:56 +0000769 macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
770#else
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100771 macb_writel(macb, USRIO, 0);
Stelian Pop7263ef12008-01-03 21:15:56 +0000772#endif
773#else
Bo Shend8f64b42013-04-24 15:59:26 +0800774#ifdef CONFIG_AT91FAMILY
Stelian Pop7263ef12008-01-03 21:15:56 +0000775 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100776#else
777 macb_writel(macb, USRIO, MACB_BIT(MII));
778#endif
Stelian Pop7263ef12008-01-03 21:15:56 +0000779#endif /* CONFIG_RMII */
Wenyou Yanga212b662016-05-17 13:11:35 +0800780#endif
Bo Shend256be22013-04-24 15:59:28 +0800781 }
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100782
Wenyou Yanga212b662016-05-17 13:11:35 +0800783#ifdef CONFIG_DM_ETH
Wilson Lee4bf56912017-08-22 20:25:07 -0700784 ret = macb_phy_init(dev, name);
Wenyou Yanga212b662016-05-17 13:11:35 +0800785#else
Wilson Lee4bf56912017-08-22 20:25:07 -0700786 ret = macb_phy_init(macb, name);
Wenyou Yanga212b662016-05-17 13:11:35 +0800787#endif
Wilson Lee4bf56912017-08-22 20:25:07 -0700788 if (ret)
789 return ret;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100790
791 /* Enable TX and RX */
792 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
793
Ben Warren422b1a02008-01-09 18:15:53 -0500794 return 0;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100795}
796
Simon Glassd5555b72016-05-05 07:28:09 -0600797static void _macb_halt(struct macb_device *macb)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100798{
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100799 u32 ncr, tsr;
800
801 /* Halt the controller and wait for any ongoing transmission to end. */
802 ncr = macb_readl(macb, NCR);
803 ncr |= MACB_BIT(THALT);
804 macb_writel(macb, NCR, ncr);
805
806 do {
807 tsr = macb_readl(macb, TSR);
808 } while (tsr & MACB_BIT(TGO));
809
810 /* Disable TX and RX, and clear statistics */
811 macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
812}
813
Simon Glassd5555b72016-05-05 07:28:09 -0600814static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
Ben Warren6bb46792010-06-01 11:55:42 -0700815{
Ben Warren6bb46792010-06-01 11:55:42 -0700816 u32 hwaddr_bottom;
817 u16 hwaddr_top;
818
819 /* set hardware address */
Simon Glassd5555b72016-05-05 07:28:09 -0600820 hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
821 enetaddr[2] << 16 | enetaddr[3] << 24;
Ben Warren6bb46792010-06-01 11:55:42 -0700822 macb_writel(macb, SA1B, hwaddr_bottom);
Simon Glassd5555b72016-05-05 07:28:09 -0600823 hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
Ben Warren6bb46792010-06-01 11:55:42 -0700824 macb_writel(macb, SA1T, hwaddr_top);
825 return 0;
826}
827
Bo Shend256be22013-04-24 15:59:28 +0800828static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
829{
830 u32 config;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800831#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800832 unsigned long macb_hz = macb->pclk_rate;
833#else
Bo Shend256be22013-04-24 15:59:28 +0800834 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800835#endif
Bo Shend256be22013-04-24 15:59:28 +0800836
837 if (macb_hz < 20000000)
838 config = MACB_BF(CLK, MACB_CLK_DIV8);
839 else if (macb_hz < 40000000)
840 config = MACB_BF(CLK, MACB_CLK_DIV16);
841 else if (macb_hz < 80000000)
842 config = MACB_BF(CLK, MACB_CLK_DIV32);
843 else
844 config = MACB_BF(CLK, MACB_CLK_DIV64);
845
846 return config;
847}
848
849static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
850{
851 u32 config;
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800852
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +0800853#if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800854 unsigned long macb_hz = macb->pclk_rate;
855#else
Bo Shend256be22013-04-24 15:59:28 +0800856 unsigned long macb_hz = get_macb_pclk_rate(id);
Wenyou Yang577aa3b2016-11-02 10:06:56 +0800857#endif
Bo Shend256be22013-04-24 15:59:28 +0800858
859 if (macb_hz < 20000000)
860 config = GEM_BF(CLK, GEM_CLK_DIV8);
861 else if (macb_hz < 40000000)
862 config = GEM_BF(CLK, GEM_CLK_DIV16);
863 else if (macb_hz < 80000000)
864 config = GEM_BF(CLK, GEM_CLK_DIV32);
865 else if (macb_hz < 120000000)
866 config = GEM_BF(CLK, GEM_CLK_DIV48);
867 else if (macb_hz < 160000000)
868 config = GEM_BF(CLK, GEM_CLK_DIV64);
869 else
870 config = GEM_BF(CLK, GEM_CLK_DIV96);
871
872 return config;
873}
874
Bo Shen32e4f6b2013-09-18 15:07:44 +0800875/*
876 * Get the DMA bus width field of the network configuration register that we
877 * should program. We find the width from decoding the design configuration
878 * register to find the maximum supported data bus width.
879 */
880static u32 macb_dbw(struct macb_device *macb)
881{
882 switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
883 case 4:
884 return GEM_BF(DBW, GEM_DBW128);
885 case 2:
886 return GEM_BF(DBW, GEM_DBW64);
887 case 1:
888 default:
889 return GEM_BF(DBW, GEM_DBW32);
890 }
891}
892
Simon Glassd5555b72016-05-05 07:28:09 -0600893static void _macb_eth_initialize(struct macb_device *macb)
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100894{
Simon Glassd5555b72016-05-05 07:28:09 -0600895 int id = 0; /* This is not used by functions we call */
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100896 u32 ncfgr;
897
Simon Glassd5555b72016-05-05 07:28:09 -0600898 /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
Andreas Bießmannceef9832014-05-26 22:55:18 +0200899 macb->rx_buffer = dma_alloc_coherent(MACB_RX_BUFFER_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100900 &macb->rx_buffer_dma);
Wu, Josh5ae0e382014-05-27 16:31:05 +0800901 macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100902 &macb->rx_ring_dma);
Wu, Josh5ae0e382014-05-27 16:31:05 +0800903 macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100904 &macb->tx_ring_dma);
Wu, Joshade4ea42015-06-03 16:45:44 +0800905 macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
906 &macb->dummy_desc_dma);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100907
Simon Glassd5555b72016-05-05 07:28:09 -0600908 /*
909 * Do some basic initialization so that we at least can talk
910 * to the PHY
911 */
912 if (macb_is_gem(macb)) {
913 ncfgr = gem_mdc_clk_div(id, macb);
914 ncfgr |= macb_dbw(macb);
915 } else {
916 ncfgr = macb_mdc_clk_div(id, macb);
917 }
918
919 macb_writel(macb, NCFGR, ncfgr);
920}
921
Simon Glassf1dcc192016-05-05 07:28:11 -0600922#ifndef CONFIG_DM_ETH
Simon Glassd5555b72016-05-05 07:28:09 -0600923static int macb_send(struct eth_device *netdev, void *packet, int length)
924{
925 struct macb_device *macb = to_macb(netdev);
926
927 return _macb_send(macb, netdev->name, packet, length);
928}
929
930static int macb_recv(struct eth_device *netdev)
931{
932 struct macb_device *macb = to_macb(netdev);
933 uchar *packet;
934 int length;
935
936 macb->wrapped = false;
937 for (;;) {
938 macb->next_rx_tail = macb->rx_tail;
939 length = _macb_recv(macb, &packet);
940 if (length >= 0) {
941 net_process_received_packet(packet, length);
942 reclaim_rx_buffers(macb, macb->next_rx_tail);
Heinrich Schuchardt6cdf0722018-03-18 11:32:53 +0100943 } else {
Simon Glassd5555b72016-05-05 07:28:09 -0600944 return length;
945 }
946 }
947}
948
949static int macb_init(struct eth_device *netdev, bd_t *bd)
950{
951 struct macb_device *macb = to_macb(netdev);
952
953 return _macb_init(macb, netdev->name);
954}
955
956static void macb_halt(struct eth_device *netdev)
957{
958 struct macb_device *macb = to_macb(netdev);
959
960 return _macb_halt(macb);
961}
962
963static int macb_write_hwaddr(struct eth_device *netdev)
964{
965 struct macb_device *macb = to_macb(netdev);
966
967 return _macb_write_hwaddr(macb, netdev->enetaddr);
968}
969
970int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
971{
972 struct macb_device *macb;
973 struct eth_device *netdev;
974
975 macb = malloc(sizeof(struct macb_device));
976 if (!macb) {
977 printf("Error: Failed to allocate memory for MACB%d\n", id);
978 return -1;
979 }
980 memset(macb, 0, sizeof(struct macb_device));
981
982 netdev = &macb->netdev;
Wu, Josh5ae0e382014-05-27 16:31:05 +0800983
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100984 macb->regs = regs;
985 macb->phy_addr = phy_addr;
986
Bo Shend256be22013-04-24 15:59:28 +0800987 if (macb_is_gem(macb))
988 sprintf(netdev->name, "gmac%d", id);
989 else
990 sprintf(netdev->name, "macb%d", id);
991
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100992 netdev->init = macb_init;
993 netdev->halt = macb_halt;
994 netdev->send = macb_send;
995 netdev->recv = macb_recv;
Ben Warren6bb46792010-06-01 11:55:42 -0700996 netdev->write_hwaddr = macb_write_hwaddr;
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100997
Simon Glassd5555b72016-05-05 07:28:09 -0600998 _macb_eth_initialize(macb);
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +0100999
1000 eth_register(netdev);
1001
Bo Shenb1a00062013-04-24 15:59:27 +08001002#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Joe Hershberger5a49f172016-08-08 11:28:38 -05001003 int retval;
1004 struct mii_dev *mdiodev = mdio_alloc();
1005 if (!mdiodev)
1006 return -ENOMEM;
1007 strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
1008 mdiodev->read = macb_miiphy_read;
1009 mdiodev->write = macb_miiphy_write;
1010
1011 retval = mdio_register(mdiodev);
1012 if (retval < 0)
1013 return retval;
Bo Shenb1a00062013-04-24 15:59:27 +08001014 macb->bus = miiphy_get_dev_by_name(netdev->name);
Semih Hazar0f751d62009-12-17 15:07:15 +02001015#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001016 return 0;
1017}
Simon Glassf1dcc192016-05-05 07:28:11 -06001018#endif /* !CONFIG_DM_ETH */
1019
1020#ifdef CONFIG_DM_ETH
1021
1022static int macb_start(struct udevice *dev)
1023{
Wenyou Yanga212b662016-05-17 13:11:35 +08001024 return _macb_init(dev, dev->name);
Simon Glassf1dcc192016-05-05 07:28:11 -06001025}
1026
1027static int macb_send(struct udevice *dev, void *packet, int length)
1028{
1029 struct macb_device *macb = dev_get_priv(dev);
1030
1031 return _macb_send(macb, dev->name, packet, length);
1032}
1033
1034static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
1035{
1036 struct macb_device *macb = dev_get_priv(dev);
1037
1038 macb->next_rx_tail = macb->rx_tail;
1039 macb->wrapped = false;
1040
1041 return _macb_recv(macb, packetp);
1042}
1043
1044static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
1045{
1046 struct macb_device *macb = dev_get_priv(dev);
1047
1048 reclaim_rx_buffers(macb, macb->next_rx_tail);
1049
1050 return 0;
1051}
1052
1053static void macb_stop(struct udevice *dev)
1054{
1055 struct macb_device *macb = dev_get_priv(dev);
1056
1057 _macb_halt(macb);
1058}
1059
1060static int macb_write_hwaddr(struct udevice *dev)
1061{
1062 struct eth_pdata *plat = dev_get_platdata(dev);
1063 struct macb_device *macb = dev_get_priv(dev);
1064
1065 return _macb_write_hwaddr(macb, plat->enetaddr);
1066}
1067
1068static const struct eth_ops macb_eth_ops = {
1069 .start = macb_start,
1070 .send = macb_send,
1071 .recv = macb_recv,
1072 .stop = macb_stop,
1073 .free_pkt = macb_free_pkt,
1074 .write_hwaddr = macb_write_hwaddr,
1075};
1076
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001077#ifdef CONFIG_CLK
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001078static int macb_enable_clk(struct udevice *dev)
1079{
1080 struct macb_device *macb = dev_get_priv(dev);
1081 struct clk clk;
1082 ulong clk_rate;
1083 int ret;
1084
1085 ret = clk_get_by_index(dev, 0, &clk);
1086 if (ret)
1087 return -EINVAL;
1088
Wilson Lee4bf56912017-08-22 20:25:07 -07001089 /*
Anup Patel2e242f52019-02-25 08:14:36 +00001090 * If clock driver didn't support enable or disable then
1091 * we get -ENOSYS from clk_enable(). To handle this, we
1092 * don't fail for ret == -ENOSYS.
Wilson Lee4bf56912017-08-22 20:25:07 -07001093 */
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001094 ret = clk_enable(&clk);
Anup Patel2e242f52019-02-25 08:14:36 +00001095 if (ret && ret != -ENOSYS)
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001096 return ret;
1097
1098 clk_rate = clk_get_rate(&clk);
1099 if (!clk_rate)
1100 return -EINVAL;
1101
1102 macb->pclk_rate = clk_rate;
1103
1104 return 0;
1105}
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001106#endif
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001107
Simon Glassf1dcc192016-05-05 07:28:11 -06001108static int macb_eth_probe(struct udevice *dev)
1109{
1110 struct eth_pdata *pdata = dev_get_platdata(dev);
1111 struct macb_device *macb = dev_get_priv(dev);
Wenyou Yanga212b662016-05-17 13:11:35 +08001112 const char *phy_mode;
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001113 __maybe_unused int ret;
Wenyou Yanga212b662016-05-17 13:11:35 +08001114
Simon Glasse160f7d2017-01-17 16:52:55 -07001115 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1116 NULL);
Wenyou Yanga212b662016-05-17 13:11:35 +08001117 if (phy_mode)
1118 macb->phy_interface = phy_get_interface_by_name(phy_mode);
1119 if (macb->phy_interface == -1) {
1120 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1121 return -EINVAL;
1122 }
Wenyou Yanga212b662016-05-17 13:11:35 +08001123
Simon Glassf1dcc192016-05-05 07:28:11 -06001124 macb->regs = (void *)pdata->iobase;
1125
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001126#ifdef CONFIG_CLK
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001127 ret = macb_enable_clk(dev);
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001128 if (ret)
1129 return ret;
Wenyou Yang3fd2b3a2017-02-14 16:24:40 +08001130#endif
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001131
Simon Glassf1dcc192016-05-05 07:28:11 -06001132 _macb_eth_initialize(macb);
Wenyou Yang577aa3b2016-11-02 10:06:56 +08001133
Simon Glassf1dcc192016-05-05 07:28:11 -06001134#if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001135 macb->bus = mdio_alloc();
1136 if (!macb->bus)
Joe Hershberger5a49f172016-08-08 11:28:38 -05001137 return -ENOMEM;
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001138 strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1139 macb->bus->read = macb_miiphy_read;
1140 macb->bus->write = macb_miiphy_write;
Joe Hershberger5a49f172016-08-08 11:28:38 -05001141
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001142 ret = mdio_register(macb->bus);
1143 if (ret < 0)
1144 return ret;
Simon Glassf1dcc192016-05-05 07:28:11 -06001145 macb->bus = miiphy_get_dev_by_name(dev->name);
1146#endif
1147
1148 return 0;
1149}
1150
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001151static int macb_eth_remove(struct udevice *dev)
1152{
1153 struct macb_device *macb = dev_get_priv(dev);
1154
1155#ifdef CONFIG_PHYLIB
1156 free(macb->phydev);
1157#endif
1158 mdio_unregister(macb->bus);
1159 mdio_free(macb->bus);
1160
1161 return 0;
1162}
1163
Wilson Lee4bf56912017-08-22 20:25:07 -07001164/**
1165 * macb_late_eth_ofdata_to_platdata
1166 * @dev: udevice struct
1167 * Returns 0 when operation success and negative errno number
1168 * when operation failed.
1169 */
1170int __weak macb_late_eth_ofdata_to_platdata(struct udevice *dev)
1171{
1172 return 0;
1173}
1174
Simon Glassf1dcc192016-05-05 07:28:11 -06001175static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1176{
1177 struct eth_pdata *pdata = dev_get_platdata(dev);
1178
Ramon Fried9043c4e2018-12-27 19:58:42 +02001179 pdata->iobase = (phys_addr_t)dev_remap_addr(dev);
1180 if (!pdata->iobase)
1181 return -EINVAL;
Wilson Lee4bf56912017-08-22 20:25:07 -07001182
1183 return macb_late_eth_ofdata_to_platdata(dev);
Simon Glassf1dcc192016-05-05 07:28:11 -06001184}
1185
1186static const struct udevice_id macb_eth_ids[] = {
1187 { .compatible = "cdns,macb" },
Wenyou Yang75460252017-04-14 14:36:05 +08001188 { .compatible = "cdns,at91sam9260-macb" },
1189 { .compatible = "atmel,sama5d2-gem" },
1190 { .compatible = "atmel,sama5d3-gem" },
1191 { .compatible = "atmel,sama5d4-gem" },
Wilson Lee4bf56912017-08-22 20:25:07 -07001192 { .compatible = "cdns,zynq-gem" },
Simon Glassf1dcc192016-05-05 07:28:11 -06001193 { }
1194};
1195
1196U_BOOT_DRIVER(eth_macb) = {
1197 .name = "eth_macb",
1198 .id = UCLASS_ETH,
1199 .of_match = macb_eth_ids,
1200 .ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1201 .probe = macb_eth_probe,
Wenyou Yang1870d4d2017-04-14 14:36:04 +08001202 .remove = macb_eth_remove,
Simon Glassf1dcc192016-05-05 07:28:11 -06001203 .ops = &macb_eth_ops,
1204 .priv_auto_alloc_size = sizeof(struct macb_device),
1205 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1206};
1207#endif
Haavard Skinnemoen5c1fe1f2006-01-20 10:03:34 +01001208
Jon Loeliger07d38a12007-07-09 17:30:01 -05001209#endif