blob: 38bdeb37c3009bcdc44d65ec6dc8ea95e8621d45 [file] [log] [blame]
Kumar Gala143b5182008-01-17 01:44:34 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/mmu.h>
28
29struct fsl_e_tlb_entry tlb_table[] = {
30 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Gala143b5182008-01-17 01:44:34 -060032 MAS3_SX|MAS3_SW|MAS3_SR, 0,
33 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerded58f42009-09-23 17:30:57 -040034 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
35 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Gala143b5182008-01-17 01:44:34 -060036 MAS3_SX|MAS3_SW|MAS3_SR, 0,
37 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerded58f42009-09-23 17:30:57 -040038 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
39 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Gala143b5182008-01-17 01:44:34 -060040 MAS3_SX|MAS3_SW|MAS3_SR, 0,
41 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerded58f42009-09-23 17:30:57 -040042 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
43 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Gala143b5182008-01-17 01:44:34 -060044 MAS3_SX|MAS3_SW|MAS3_SR, 0,
45 0, 0, BOOKE_PAGESZ_4K, 0),
46
47 /*
Paul Gortmaker9b3ba242009-09-18 19:08:41 -040048 * TLB 0: 64M Non-cacheable, guarded
49 * 0xfc000000 56M 8MB -> 64MB of user flash
50 * 0xff800000 8M boot FLASH
Kumar Gala143b5182008-01-17 01:44:34 -060051 * Out of reset this entry is only 4K.
52 */
Paul Gortmaker9b3ba242009-09-18 19:08:41 -040053 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x800000,
54 CONFIG_SYS_ALT_FLASH + 0x800000,
Kumar Gala143b5182008-01-17 01:44:34 -060055 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker9b3ba242009-09-18 19:08:41 -040056 0, 0, BOOKE_PAGESZ_64M, 1),
Kumar Gala143b5182008-01-17 01:44:34 -060057
58 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040059 * TLB 1: 1G Non-cacheable, guarded
60 * 0x80000000 512M PCI1 MEM
61 * 0xa0000000 512M PCIe MEM
Kumar Gala143b5182008-01-17 01:44:34 -060062 */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040063 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
Kumar Gala143b5182008-01-17 01:44:34 -060064 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040065 0, 1, BOOKE_PAGESZ_1G, 1),
Kumar Gala143b5182008-01-17 01:44:34 -060066
67 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040068 * TLB 2: 256M Cacheable, non-guarded
Kumar Gala143b5182008-01-17 01:44:34 -060069 * 0x0 256M DDR SDRAM
70 */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040071#if !defined(CONFIG_SPD_EEPROM)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072 SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
Kumar Gala143b5182008-01-17 01:44:34 -060073 MAS3_SX|MAS3_SW|MAS3_SR, 0,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040074 0, 2, BOOKE_PAGESZ_256M, 1),
75#endif
Kumar Gala143b5182008-01-17 01:44:34 -060076
77 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040078 * TLB 3: 64M Non-cacheable, guarded
Kumar Gala143b5182008-01-17 01:44:34 -060079 * 0xe0000000 1M CCSRBAR
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040080 * 0xe2000000 8M PCI1 IO
81 * 0xe2800000 8M PCIe IO
Kumar Gala143b5182008-01-17 01:44:34 -060082 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Gala143b5182008-01-17 01:44:34 -060084 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040085 0, 3, BOOKE_PAGESZ_64M, 1),
Kumar Gala143b5182008-01-17 01:44:34 -060086
87 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040088 * TLB 4: 64M Cacheable, non-guarded
Paul Gortmaker11d5a622009-09-20 20:36:04 -040089 * 0xf0000000 64M LBC SDRAM First half
Kumar Gala143b5182008-01-17 01:44:34 -060090 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
Kumar Gala143b5182008-01-17 01:44:34 -060092 MAS3_SX|MAS3_SW|MAS3_SR, 0,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040093 0, 4, BOOKE_PAGESZ_64M, 1),
Kumar Gala143b5182008-01-17 01:44:34 -060094
95 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040096 * TLB 5: 64M Cacheable, non-guarded
Paul Gortmaker11d5a622009-09-20 20:36:04 -040097 * 0xf4000000 64M LBC SDRAM Second half
98 */
99 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
100 CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
101 MAS3_SX|MAS3_SW|MAS3_SR, 0,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400102 0, 5, BOOKE_PAGESZ_64M, 1),
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400103
104 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400105 * TLB 6: 16M Cacheable, non-guarded
Kumar Gala143b5182008-01-17 01:44:34 -0600106 * 0xf8000000 1M 7-segment LED display
107 * 0xf8100000 1M User switches
108 * 0xf8300000 1M Board revision
109 * 0xf8b00000 1M EEPROM
110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111 SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
Kumar Gala143b5182008-01-17 01:44:34 -0600112 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400113 0, 6, BOOKE_PAGESZ_16M, 1),
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400114
115 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400116 * TLB 7: 4M Non-cacheable, guarded
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400117 * 0xfb800000 4M 1st 4MB block of 64MB user FLASH
118 */
119 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
120 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400121 0, 7, BOOKE_PAGESZ_4M, 1),
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400122
123 /*
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400124 * TLB 8: 4M Non-cacheable, guarded
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400125 * 0xfbc00000 4M 2nd 4MB block of 64MB user FLASH
126 */
127 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
128 CONFIG_SYS_ALT_FLASH + 0x400000,
129 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400130 0, 8, BOOKE_PAGESZ_4M, 1),
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400131
Kumar Gala143b5182008-01-17 01:44:34 -0600132};
133
134int num_tlb_entries = ARRAY_SIZE(tlb_table);