Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2012-2013, Xilinx, Michal Simek |
| 3 | * |
| 4 | * (C) Copyright 2012 |
| 5 | * Joe Hershberger <joe.hershberger@ni.com> |
| 6 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef _ZYNQPL_H_ |
| 11 | #define _ZYNQPL_H_ |
| 12 | |
| 13 | #include <xilinx.h> |
| 14 | |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 15 | #if defined(CONFIG_FPGA_ZYNQPL) |
Michal Simek | 14cfc4f | 2014-03-13 13:07:57 +0100 | [diff] [blame] | 16 | extern struct xilinx_fpga_op zynq_op; |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 17 | # define FPGA_ZYNQPL_OPS &zynq_op |
| 18 | #else |
| 19 | # define FPGA_ZYNQPL_OPS NULL |
| 20 | #endif |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 21 | |
Michal Simek | 05c59d0 | 2016-10-18 16:10:25 +0200 | [diff] [blame] | 22 | #define XILINX_ZYNQ_7007S 0x3 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 23 | #define XILINX_ZYNQ_7010 0x2 |
Michal Simek | 05c59d0 | 2016-10-18 16:10:25 +0200 | [diff] [blame] | 24 | #define XILINX_ZYNQ_7012S 0x1c |
| 25 | #define XILINX_ZYNQ_7014S 0x8 |
Michal Simek | 31993d6 | 2013-09-26 16:39:03 +0200 | [diff] [blame] | 26 | #define XILINX_ZYNQ_7015 0x1b |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 27 | #define XILINX_ZYNQ_7020 0x7 |
| 28 | #define XILINX_ZYNQ_7030 0xc |
Siva Durga Prasad Paladugu | b910380 | 2014-11-25 15:29:54 +0530 | [diff] [blame] | 29 | #define XILINX_ZYNQ_7035 0x12 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 30 | #define XILINX_ZYNQ_7045 0x11 |
Michal Simek | fd2b10b | 2013-06-17 13:54:07 +0200 | [diff] [blame] | 31 | #define XILINX_ZYNQ_7100 0x16 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 32 | |
| 33 | /* Device Image Sizes */ |
Michal Simek | 05c59d0 | 2016-10-18 16:10:25 +0200 | [diff] [blame] | 34 | #define XILINX_XC7Z007S_SIZE 16669920/8 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 35 | #define XILINX_XC7Z010_SIZE 16669920/8 |
Michal Simek | 05c59d0 | 2016-10-18 16:10:25 +0200 | [diff] [blame] | 36 | #define XILINX_XC7Z012S_SIZE 28085344/8 |
| 37 | #define XILINX_XC7Z014S_SIZE 32364512/8 |
Michal Simek | 31993d6 | 2013-09-26 16:39:03 +0200 | [diff] [blame] | 38 | #define XILINX_XC7Z015_SIZE 28085344/8 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 39 | #define XILINX_XC7Z020_SIZE 32364512/8 |
| 40 | #define XILINX_XC7Z030_SIZE 47839328/8 |
Siva Durga Prasad Paladugu | b910380 | 2014-11-25 15:29:54 +0530 | [diff] [blame] | 41 | #define XILINX_XC7Z035_SIZE 106571232/8 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 42 | #define XILINX_XC7Z045_SIZE 106571232/8 |
Michal Simek | fd2b10b | 2013-06-17 13:54:07 +0200 | [diff] [blame] | 43 | #define XILINX_XC7Z100_SIZE 139330784/8 |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 44 | |
| 45 | /* Descriptor Macros */ |
Michal Simek | 05c59d0 | 2016-10-18 16:10:25 +0200 | [diff] [blame] | 46 | #define XILINX_XC7Z007S_DESC(cookie) \ |
| 47 | { xilinx_zynq, devcfg, XILINX_XC7Z007S_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 48 | "7z007s" } |
| 49 | |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 50 | #define XILINX_XC7Z010_DESC(cookie) \ |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 51 | { xilinx_zynq, devcfg, XILINX_XC7Z010_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 52 | "7z010" } |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 53 | |
Michal Simek | 05c59d0 | 2016-10-18 16:10:25 +0200 | [diff] [blame] | 54 | #define XILINX_XC7Z012S_DESC(cookie) \ |
| 55 | { xilinx_zynq, devcfg, XILINX_XC7Z012S_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 56 | "7z012s" } |
| 57 | |
| 58 | #define XILINX_XC7Z014S_DESC(cookie) \ |
| 59 | { xilinx_zynq, devcfg, XILINX_XC7Z014S_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 60 | "7z014s" } |
| 61 | |
Michal Simek | 31993d6 | 2013-09-26 16:39:03 +0200 | [diff] [blame] | 62 | #define XILINX_XC7Z015_DESC(cookie) \ |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 63 | { xilinx_zynq, devcfg, XILINX_XC7Z015_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 64 | "7z015" } |
Michal Simek | 31993d6 | 2013-09-26 16:39:03 +0200 | [diff] [blame] | 65 | |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 66 | #define XILINX_XC7Z020_DESC(cookie) \ |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 67 | { xilinx_zynq, devcfg, XILINX_XC7Z020_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 68 | "7z020" } |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 69 | |
| 70 | #define XILINX_XC7Z030_DESC(cookie) \ |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 71 | { xilinx_zynq, devcfg, XILINX_XC7Z030_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 72 | "7z030" } |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 73 | |
Siva Durga Prasad Paladugu | b910380 | 2014-11-25 15:29:54 +0530 | [diff] [blame] | 74 | #define XILINX_XC7Z035_DESC(cookie) \ |
| 75 | { xilinx_zynq, devcfg, XILINX_XC7Z035_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 76 | "7z035" } |
| 77 | |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 78 | #define XILINX_XC7Z045_DESC(cookie) \ |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 79 | { xilinx_zynq, devcfg, XILINX_XC7Z045_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 80 | "7z045" } |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 81 | |
Michal Simek | fd2b10b | 2013-06-17 13:54:07 +0200 | [diff] [blame] | 82 | #define XILINX_XC7Z100_DESC(cookie) \ |
Michal Simek | 345f9e1 | 2014-07-16 10:47:13 +0200 | [diff] [blame] | 83 | { xilinx_zynq, devcfg, XILINX_XC7Z100_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
| 84 | "7z100" } |
Michal Simek | fd2b10b | 2013-06-17 13:54:07 +0200 | [diff] [blame] | 85 | |
Michal Simek | d5dae85 | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 86 | #endif /* _ZYNQPL_H_ */ |