blob: 6ae9403c4690ce705c3aa2211a6299166f95b545 [file] [log] [blame]
wdenk5b1d7132002-11-03 00:07:02 +00001#ifndef __CONFIG_H
2#define __CONFIG_H
3
4
5/*****************************************************************************
6 *
7 * These settings must match the way _your_ board is set up
8 *
9 *****************************************************************************/
10/* for the AY-Revision which does not use the HRCW */
11#define CFG_DEFAULT_IMMR 0x00010000
12
13/* What is the oscillator's (UX2) frequency in Hz? */
14#define CONFIG_8260_CLKIN (66 * 1000 * 1000)
15
16/* How is switch S2 set? We really only want the MODCK[1-3] bits, so
17 * only the 3 least significant bits are important.
18*/
19#define CFG_SBC_S2 0x04
20
21/* What should MODCK_H be? It is dependent on the oscillator
22 * frequency, MODCK[1-3], and desired CPM and core frequencies.
23 * Some example values (all frequencies are in MHz):
24 *
25 * MODCK_H MODCK[1-3] Osc CPM Core
26 * 0x2 0x2 33 133 133
27 * 0x2 0x4 33 133 200
28 * 0x5 0x5 66 133 133
29 * 0x5 0x7 66 133 200
30 */
31#define CFG_SBC_MODCK_H 0x06
32
33#define CFG_SBC_BOOT_LOW 1 /* only for HRCW */
34#undef CFG_SBC_BOOT_LOW
35
36/* What should the base address of the main FLASH be and how big is
37 * it (in MBytes)? This must contain TEXT_BASE from board/sbc8260/config.mk
38 * The main FLASH is whichever is connected to *CS0. U-Boot expects
39 * this to be the SIMM.
40 */
41#define CFG_FLASH0_BASE 0x80000000
42#define CFG_FLASH0_SIZE 16
43
44/* What should the base address of the secondary FLASH be and how big
45 * is it (in Mbytes)? The secondary FLASH is whichever is connected
46 * to *CS6. U-Boot expects this to be the on board FLASH. If you don't
47 * want it enabled, don't define these constants.
48 */
49#define CFG_FLASH1_BASE 0
50#define CFG_FLASH1_SIZE 0
51#undef CFG_FLASH1_BASE
52#undef CFG_FLASH1_SIZE
53
54/* What should be the base address of SDRAM DIMM and how big is
55 * it (in Mbytes)?
56*/
57#define CFG_SDRAM0_BASE 0x00000000
58#define CFG_SDRAM0_SIZE 64
59
60/* What should be the base address of SDRAM DIMM and how big is
61 * it (in Mbytes)?
62*/
63#define CFG_SDRAM1_BASE 0x04000000
64#define CFG_SDRAM1_SIZE 32
65
66/* What should be the base address of the LEDs and switch S0?
67 * If you don't want them enabled, don't define this.
68 */
69#define CFG_LED_BASE 0x00000000
70
71/*
72 * select serial console configuration
73 *
74 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
75 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
76 * for SCC).
77 *
78 * if CONFIG_CONS_NONE is defined, then the serial console routines must
79 * defined elsewhere.
80 */
81#define CONFIG_CONS_ON_SMC /* define if console on SMC */
82#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
83#undef CONFIG_CONS_NONE /* define if console on neither */
84#define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
85
86/*
87 * select ethernet configuration
88 *
89 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
90 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
91 * for FCC)
92 *
93 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
94 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
95 * from CONFIG_COMMANDS to remove support for networking.
96 */
97#undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */
98#define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */
99#undef CONFIG_ETHER_NONE /* define if ethernet on neither */
100#define CONFIG_ETHER_INDEX 3 /* which SCC/FCC channel for ethernet */
101
102#if ( CONFIG_ETHER_INDEX == 3 )
103
104/*
105 * - Rx-CLK is CLK15
106 * - Tx-CLK is CLK16
107 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
108 * - Enable Half Duplex in FSMR
109 */
110# define CFG_CMXFCR_MASK (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
111# define CFG_CMXFCR_VALUE (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
112# define CFG_CPMFCR_RAMTYPE 0
113/*#define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) */
114# define CFG_FCC_PSMR 0
115
116#else /* CONFIG_ETHER_INDEX */
117# error "on RPX Super ethernet must be FCC3"
118#endif /* CONFIG_ETHER_INDEX */
119
120#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
121#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
122#define CFG_I2C_SLAVE 0x7F
123
124
125/* Define this to reserve an entire FLASH sector (256 KB) for
126 * environment variables. Otherwise, the environment will be
127 * put in the same sector as U-Boot, and changing variables
128 * will erase U-Boot temporarily
129 */
130#define CFG_ENV_IN_OWN_SECT
131
132/* Define to allow the user to overwrite serial and ethaddr */
133#define CONFIG_ENV_OVERWRITE
134
135/* What should the console's baud rate be? */
136#define CONFIG_BAUDRATE 115200
137
138/* Ethernet MAC address */
139#define CONFIG_ETHADDR 08:00:22:50:70:63
140
141#define CONFIG_IPADDR 192.168.1.99
142#define CONFIG_SERVERIP 192.168.1.3
143
144/* Set to a positive value to delay for running BOOTCOMMAND */
145#define CONFIG_BOOTDELAY -1
146
147/* undef this to save memory */
148#define CFG_LONGHELP
149
150/* Monitor Command Prompt */
151#define CFG_PROMPT "=> "
152
153/* What U-Boot subsytems do you want enabled? */
154#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
155 CFG_CMD_IMMAP | \
156 CFG_CMD_ASKENV | \
157 CFG_CMD_ECHO | \
158 CFG_CMD_I2C | \
159 CFG_CMD_REGINFO & \
160 ~CFG_CMD_KGDB )
161
162/* Where do the internal registers live? */
163#define CFG_IMMR 0xF0000000
164
165/* Where do the on board registers (CS4) live? */
166#define CFG_REGS_BASE 0xFA000000
167
168/*****************************************************************************
169 *
170 * You should not have to modify any of the following settings
171 *
172 *****************************************************************************/
173
174#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
175#define CONFIG_RPXSUPER 1 /* on an Embedded Planet RPX Super Board */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500176#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk5b1d7132002-11-03 00:07:02 +0000177
wdenkc837dcb2004-01-20 23:12:12 +0000178#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenk5b1d7132002-11-03 00:07:02 +0000179
180/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
181#include <cmd_confdefs.h>
182
183/*
184 * Miscellaneous configurable options
185 */
186#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
187# define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
188#else
189# define CFG_CBSIZE 256 /* Console I/O Buffer Size */
190#endif
191
192/* Print Buffer Size */
193#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT)+16)
194
195#define CFG_MAXARGS 8 /* max number of command args */
196
197#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
198
199#define CFG_MEMTEST_START 0x04000000 /* memtest works on */
200#define CFG_MEMTEST_END 0x06000000 /* 64-96 MB in SDRAM */
201
202#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
203
204#define CFG_LOAD_ADDR 0x100000 /* default load address */
205#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
206
207/* valid baudrates */
208#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
209
210/*
211 * Low Level Configuration Settings
212 * (address mappings, register initial values, etc.)
213 * You should know what you are doing if you make changes here.
214 */
215
216#define CFG_FLASH_BASE CFG_FLASH0_BASE
217#define CFG_SDRAM_BASE CFG_SDRAM0_BASE
218
219/*-----------------------------------------------------------------------
220 * Hard Reset Configuration Words
221 */
222#if defined(CFG_SBC_BOOT_LOW)
223# define CFG_SBC_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
224#else
225# define CFG_SBC_HRCW_BOOT_FLAGS (0)
226#endif /* defined(CFG_SBC_BOOT_LOW) */
227
228/* get the HRCW ISB field from CFG_IMMR */
229#define CFG_SBC_HRCW_IMMR ( ((CFG_IMMR & 0x10000000) >> 10) |\
wdenk8bde7f72003-06-27 21:31:46 +0000230 ((CFG_IMMR & 0x01000000) >> 7) |\
231 ((CFG_IMMR & 0x00100000) >> 4) )
wdenk5b1d7132002-11-03 00:07:02 +0000232
233#define CFG_HRCW_MASTER (HRCW_BPS11 |\
wdenk8bde7f72003-06-27 21:31:46 +0000234 HRCW_DPPC11 |\
235 CFG_SBC_HRCW_IMMR |\
236 HRCW_MMR00 |\
237 HRCW_LBPC11 |\
238 HRCW_APPC10 |\
239 HRCW_CS10PC00 |\
240 (CFG_SBC_MODCK_H & HRCW_MODCK_H1111) |\
241 CFG_SBC_HRCW_BOOT_FLAGS)
wdenk5b1d7132002-11-03 00:07:02 +0000242
243/* no slaves */
244#define CFG_HRCW_SLAVE1 0
245#define CFG_HRCW_SLAVE2 0
246#define CFG_HRCW_SLAVE3 0
247#define CFG_HRCW_SLAVE4 0
248#define CFG_HRCW_SLAVE5 0
249#define CFG_HRCW_SLAVE6 0
250#define CFG_HRCW_SLAVE7 0
251
252/*-----------------------------------------------------------------------
253 * Definitions for initial stack pointer and data area (in DPRAM)
254 */
255#define CFG_INIT_RAM_ADDR CFG_IMMR
256#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
257#define CFG_GBL_DATA_SIZE 128 /* bytes reserved for initial data */
258#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
259#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
260
261/*-----------------------------------------------------------------------
262 * Start addresses for the final memory configuration
263 * (Set up by the startup code)
264 * Please note that CFG_SDRAM_BASE _must_ start at 0
265 * Note also that the logic that sets CFG_RAMBOOT is platform dependent.
266 */
267#define CFG_MONITOR_BASE (CFG_FLASH0_BASE + 0x00F00000)
268
269#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
270# define CFG_RAMBOOT
271#endif
272
273#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
274#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
275
276/*
277 * For booting Linux, the board info and command line data
278 * have to be in the first 8 MB of memory, since this is
279 * the maximum mapped by the Linux kernel during initialization.
280 */
281#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
282
283/*-----------------------------------------------------------------------
284 * FLASH and environment organization
285 */
286#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
287#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
288
289#define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
290#define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
291
292#ifndef CFG_RAMBOOT
293# define CFG_ENV_IS_IN_FLASH 1
294
295# ifdef CFG_ENV_IN_OWN_SECT
296# define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
297# define CFG_ENV_SECT_SIZE 0x40000
298# else
299# define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN - CFG_ENV_SECT_SIZE)
300# define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
301# define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */
302# endif /* CFG_ENV_IN_OWN_SECT */
303#else
304# define CFG_ENV_IS_IN_NVRAM 1
305# define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
306# define CFG_ENV_SIZE 0x200
307#endif /* CFG_RAMBOOT */
308
309/*-----------------------------------------------------------------------
310 * Cache Configuration
311 */
312#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
313
314#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
315# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
316#endif
317
318/*-----------------------------------------------------------------------
319 * HIDx - Hardware Implementation-dependent Registers 2-11
320 *-----------------------------------------------------------------------
321 * HID0 also contains cache control - initially enable both caches and
322 * invalidate contents, then the final state leaves only the instruction
323 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
324 * but Soft reset does not.
325 *
326 * HID1 has only read-only information - nothing to set.
327 */
328#define CFG_HID0_INIT (/*HID0_ICE |*/\
329 /*HID0_DCE |*/\
330 HID0_ICFI |\
331 HID0_DCI |\
332 HID0_IFEM |\
333 HID0_ABE)
334
335#define CFG_HID0_FINAL (/*HID0_ICE |*/\
336 HID0_IFEM |\
337 HID0_ABE |\
338 HID0_EMCP)
339#define CFG_HID2 0
340
341/*-----------------------------------------------------------------------
342 * RMR - Reset Mode Register
343 *-----------------------------------------------------------------------
344 */
345#define CFG_RMR 0
346
347/*-----------------------------------------------------------------------
348 * BCR - Bus Configuration 4-25
349 *-----------------------------------------------------------------------
350 */
351#define CFG_BCR (BCR_EBM |\
352 BCR_PLDP |\
353 BCR_EAV |\
354 BCR_NPQM0)
355
356/*-----------------------------------------------------------------------
357 * SIUMCR - SIU Module Configuration 4-31
358 *-----------------------------------------------------------------------
359 */
360
361#define CFG_SIUMCR (SIUMCR_L2CPC01 |\
wdenk8bde7f72003-06-27 21:31:46 +0000362 SIUMCR_APPC10 |\
363 SIUMCR_CS10PC01)
wdenk5b1d7132002-11-03 00:07:02 +0000364
365
366/*-----------------------------------------------------------------------
367 * SYPCR - System Protection Control 11-9
368 * SYPCR can only be written once after reset!
369 *-----------------------------------------------------------------------
370 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
371 */
372#define CFG_SYPCR (SYPCR_SWTC |\
wdenk8bde7f72003-06-27 21:31:46 +0000373 SYPCR_BMT |\
374 SYPCR_PBME |\
375 SYPCR_LBME |\
376 SYPCR_SWRI |\
377 SYPCR_SWP)
wdenk5b1d7132002-11-03 00:07:02 +0000378
379/*-----------------------------------------------------------------------
380 * TMCNTSC - Time Counter Status and Control 4-40
381 *-----------------------------------------------------------------------
382 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
383 * and enable Time Counter
384 */
385#define CFG_TMCNTSC (TMCNTSC_SEC |\
wdenk8bde7f72003-06-27 21:31:46 +0000386 TMCNTSC_ALR |\
387 TMCNTSC_TCF |\
388 TMCNTSC_TCE)
wdenk5b1d7132002-11-03 00:07:02 +0000389
390/*-----------------------------------------------------------------------
391 * PISCR - Periodic Interrupt Status and Control 4-42
392 *-----------------------------------------------------------------------
393 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
394 * Periodic timer
395 */
396#define CFG_PISCR (PISCR_PS |\
wdenk8bde7f72003-06-27 21:31:46 +0000397 PISCR_PTF |\
398 PISCR_PTE)
wdenk5b1d7132002-11-03 00:07:02 +0000399
400/*-----------------------------------------------------------------------
401 * SCCR - System Clock Control 9-8
402 *-----------------------------------------------------------------------
403 */
404#define CFG_SCCR (SCCR_DFBRG01)
405
406/*-----------------------------------------------------------------------
407 * RCCR - RISC Controller Configuration 13-7
408 *-----------------------------------------------------------------------
409 */
410#define CFG_RCCR 0
411
412/*
413 * Init Memory Controller:
414 *
415 * Bank Bus Machine PortSz Device
416 * ---- --- ------- ------ ------
417 * 0 60x GPCM 64 bit FLASH (BGA - 16MB AMD AM29DL323DB90)
418 * 1 60x SDRAM 64 bit SDRAM (BGA - 64MB Hitachi HM5225325FBP-B60)
419 * 2 Local SDRAM 32 bit SDRAM (BGA - 32MB Hitachi HM5225325FBP-B60)
420 * 3 unused
421 * 4 60x GPCM 8 bit Board Regs, LEDs, switches
422 * 5 unused
423 * 6 unused
424 * 7 unused
425 * 8 PCMCIA
426 * 9 unused
427 * 10 unused
428 * 11 unused
429*/
430
431/* Bank 0 - FLASH
432 *
433 */
434#define CFG_BR0_PRELIM ((CFG_FLASH0_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000435 BRx_PS_64 |\
wdenk5b1d7132002-11-03 00:07:02 +0000436 BRx_DECC_NONE |\
wdenk8bde7f72003-06-27 21:31:46 +0000437 BRx_MS_GPCM_P |\
438 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000439
440#define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH0_SIZE) |\
wdenk8bde7f72003-06-27 21:31:46 +0000441 ORxG_CSNT |\
442 ORxG_ACS_DIV1 |\
443 ORxG_SCY_6_CLK |\
444 ORxG_EHTR)
wdenk5b1d7132002-11-03 00:07:02 +0000445
446/* Bank 1 - SDRAM
447 *
448 */
449#define CFG_BR1_PRELIM ((CFG_SDRAM0_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000450 BRx_PS_64 |\
451 BRx_MS_SDRAM_P |\
452 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000453
454#define CFG_OR1_PRELIM (MEG_TO_AM(CFG_SDRAM0_SIZE) |\
wdenk8bde7f72003-06-27 21:31:46 +0000455 ORxS_BPD_4 |\
456 ORxS_ROWST_PBI0_A8 |\
457 ORxS_NUMR_12 |\
wdenk5b1d7132002-11-03 00:07:02 +0000458 ORxS_IBID)
459
460#define CFG_PSDMR 0x014DA412
461#define CFG_PSRT 0x79
462
463
464/* Bank 2 - SDRAM
465 *
466 */
467#define CFG_BR2_PRELIM ((CFG_SDRAM1_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000468 BRx_PS_32 |\
469 BRx_MS_SDRAM_L |\
470 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000471
472#define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM1_SIZE) |\
wdenk8bde7f72003-06-27 21:31:46 +0000473 ORxS_BPD_4 |\
474 ORxS_ROWST_PBI0_A9 |\
475 ORxS_NUMR_12)
wdenk5b1d7132002-11-03 00:07:02 +0000476
477#define CFG_LSDMR 0x0169A512
478#define CFG_LSRT 0x79
479
480#define CFG_MPTPR (0x0800 & MPTPR_PTP_MSK)
481
482/* Bank 4 - On board registers
483 *
484 */
485#define CFG_BR4_PRELIM ((CFG_REGS_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000486 BRx_PS_8 |\
487 BRx_MS_GPCM_P |\
488 BRx_V)
wdenk5b1d7132002-11-03 00:07:02 +0000489
490#define CFG_OR4_PRELIM (ORxG_AM_MSK |\
wdenk8bde7f72003-06-27 21:31:46 +0000491 ORxG_CSNT |\
492 ORxG_ACS_DIV1 |\
493 ORxG_SCY_5_CLK |\
494 ORxG_TRLX)
wdenk5b1d7132002-11-03 00:07:02 +0000495
496/*
497 * Internal Definitions
498 *
499 * Boot Flags
500 */
501#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
502#define BOOTFLAG_WARM 0x02 /* Software reboot */
503
504#endif /* __CONFIG_H */