blob: 147f122967ae9f2351aa9150d0ce08981359cd24 [file] [log] [blame]
wdenk7d393ae2002-10-25 21:08:05 +00001/*
2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk7d393ae2002-10-25 21:08:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenk7d393ae2002-10-25 21:08:05 +000020#define CONFIG_MIP405 1 /* ...on a MIP405 board */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
David Müller (ELSOFT AG)d3b88402014-09-30 12:32:21 +020024#define CONFIG_SYS_GENERIC_BOARD
25
wdenk7d393ae2002-10-25 21:08:05 +000026/***********************************************************
wdenkf3e0de62003-06-04 15:05:30 +000027 * Note that it may also be a MIP405T board which is a subset of the
28 * MIP405
29 ***********************************************************/
30/***********************************************************
31 * WARNING:
32 * CONFIG_BOOT_PCI is only used for first boot-up and should
33 * NOT be enabled for production bootloader
34 ***********************************************************/
wdenk8bde7f72003-06-27 21:31:46 +000035/*#define CONFIG_BOOT_PCI 1*/
wdenkf3e0de62003-06-04 15:05:30 +000036/***********************************************************
wdenk7d393ae2002-10-25 21:08:05 +000037 * Clock
38 ***********************************************************/
39#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
40
wdenk7d393ae2002-10-25 21:08:05 +000041
Jon Loeliger8353e132007-07-08 14:14:17 -050042/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050043 * BOOTP options
44 */
45#define CONFIG_BOOTP_BOOTFILESIZE
46#define CONFIG_BOOTP_BOOTPATH
47#define CONFIG_BOOTP_GATEWAY
48#define CONFIG_BOOTP_HOSTNAME
49
50
51/*
Jon Loeliger8353e132007-07-08 14:14:17 -050052 * Command line configuration.
53 */
54#include <config_cmd_default.h>
wdenkf3e0de62003-06-04 15:05:30 +000055
Jon Loeliger8353e132007-07-08 14:14:17 -050056#define CONFIG_CMD_CACHE
57#define CONFIG_CMD_DATE
58#define CONFIG_CMD_DHCP
59#define CONFIG_CMD_EEPROM
60#define CONFIG_CMD_ELF
61#define CONFIG_CMD_FAT
62#define CONFIG_CMD_I2C
63#define CONFIG_CMD_IDE
64#define CONFIG_CMD_IRQ
65#define CONFIG_CMD_JFFS2
66#define CONFIG_CMD_MII
67#define CONFIG_CMD_PCI
68#define CONFIG_CMD_PING
69#define CONFIG_CMD_REGINFO
70#define CONFIG_CMD_SAVES
71#define CONFIG_CMD_BSP
72
73#if !defined(CONFIG_MIP405T)
74 #define CONFIG_CMD_USB
wdenkf3e0de62003-06-04 15:05:30 +000075#endif
76
wdenk7d393ae2002-10-25 21:08:05 +000077
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_HUSH_PARSER
wdenk7d393ae2002-10-25 21:08:05 +000079/**************************************************************
80 * I2C Stuff:
81 * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
82 * 0x53.
83 * The Atmel EEPROM uses 16Bit addressing.
84 ***************************************************************/
85
Dirk Eibach880540d2013-04-25 02:40:01 +000086#define CONFIG_SYS_I2C
87#define CONFIG_SYS_I2C_PPC4XX
88#define CONFIG_SYS_I2C_PPC4XX_CH0
89#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
90#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenk7d393ae2002-10-25 21:08:05 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
93#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
wdenk7d393ae2002-10-25 21:08:05 +000094/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
96#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
wdenk7d393ae2002-10-25 21:08:05 +000097 /* 64 byte page write mode using*/
98 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk7d393ae2002-10-25 21:08:05 +0000100
101
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200102#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200103#define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
104#define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
wdenk7d393ae2002-10-25 21:08:05 +0000105
106/***************************************************************
107 * Definitions for Serial Presence Detect EEPROM address
108 * (to get SDRAM settings)
109 ***************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000110/*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200111#define SDRAM_EEPROM_READ_ADDRESS 0xA1
wdenkf3e0de62003-06-04 15:05:30 +0000112*/
wdenk7d393ae2002-10-25 21:08:05 +0000113/**************************************************************
114 * Environment definitions
115 **************************************************************/
116#define CONFIG_BAUDRATE 9600 /* STD Baudrate */
117#define CONFIG_BOOTDELAY 5
118/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk2afbe4e2005-08-13 02:04:37 +0200119/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200120#define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
wdenk7d393ae2002-10-25 21:08:05 +0000121
wdenk3e386912003-04-05 00:53:31 +0000122#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenk7d393ae2002-10-25 21:08:05 +0000123#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
124
125#define CONFIG_IPADDR 10.0.0.100
126#define CONFIG_SERVERIP 10.0.0.1
127#define CONFIG_PREBOOT
128/***************************************************************
129 * defines if the console is stored in the environment
130 ***************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
wdenk7d393ae2002-10-25 21:08:05 +0000132/***************************************************************
133 * defines if an overwrite_console function exists
134 *************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
136#define CONFIG_SYS_CONSOLE_INFO_QUIET
wdenk7d393ae2002-10-25 21:08:05 +0000137/***************************************************************
138 * defines if the overwrite_console should be stored in the
139 * environment
140 **************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
wdenk7d393ae2002-10-25 21:08:05 +0000142
143/**************************************************************
144 * loads config
145 *************************************************************/
146#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk7d393ae2002-10-25 21:08:05 +0000148
149#define CONFIG_MISC_INIT_R
150/***********************************************************
151 * Miscellaneous configurable options
152 **********************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger8353e132007-07-08 14:14:17 -0500154#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000156#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000158#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
160#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
161#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
164#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
wdenk7d393ae2002-10-25 21:08:05 +0000165
Stefan Roese550650d2010-09-20 16:05:31 +0200166#define CONFIG_CONS_INDEX 1 /* Use UART0 */
167#define CONFIG_SYS_NS16550
168#define CONFIG_SYS_NS16550_SERIAL
169#define CONFIG_SYS_NS16550_REG_SIZE 1
170#define CONFIG_SYS_NS16550_CLK get_serial_clock()
171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
173#define CONFIG_SYS_BASE_BAUD 916667
wdenk7d393ae2002-10-25 21:08:05 +0000174
175/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk7d393ae2002-10-25 21:08:05 +0000177 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
178 57600, 115200, 230400, 460800, 921600 }
179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
181#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenk7d393ae2002-10-25 21:08:05 +0000182
wdenk7d393ae2002-10-25 21:08:05 +0000183/*-----------------------------------------------------------------------
184 * PCI stuff
185 *-----------------------------------------------------------------------
186 */
187#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
188#define PCI_HOST_FORCE 1 /* configure as pci host */
189#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
190
191#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000192#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenk7d393ae2002-10-25 21:08:05 +0000193#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
194#define CONFIG_PCI_PNP /* pci plug-and-play */
195 /* resource configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
197#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
198#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
199#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
200#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
201#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
202#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
203#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenk7d393ae2002-10-25 21:08:05 +0000204
205/*-----------------------------------------------------------------------
206 * Start addresses for the final memory configuration
207 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk7d393ae2002-10-25 21:08:05 +0000209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_SDRAM_BASE 0x00000000
211#define CONFIG_SYS_FLASH_BASE 0xFFF80000
212#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
213#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
214#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenk7d393ae2002-10-25 21:08:05 +0000215
216/*
217 * For booting Linux, the board info and command line data
218 * have to be in the first 8 MB of memory, since this is
219 * the maximum mapped by the Linux kernel during initialization.
220 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7d393ae2002-10-25 21:08:05 +0000222/*-----------------------------------------------------------------------
223 * FLASH organization
224 */
David Müller39441b32011-12-22 13:38:21 +0100225#define CONFIG_SYS_UPDATE_FLASH_SIZE
226#define CONFIG_SYS_FLASH_PROTECTION
227#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk7d393ae2002-10-25 21:08:05 +0000228
David Müller39441b32011-12-22 13:38:21 +0100229#define CONFIG_SYS_FLASH_CFI
230#define CONFIG_FLASH_CFI_DRIVER
231
232#define CONFIG_FLASH_SHOW_PROGRESS 45
233
234#define CONFIG_SYS_MAX_FLASH_BANKS 1
235#define CONFIG_SYS_MAX_FLASH_SECT 256
wdenk7d393ae2002-10-25 21:08:05 +0000236
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200237/*
238 * JFFS2 partitions
239 *
240 */
241/* No command line, one static partition, whole device */
Stefan Roese68d7d652009-03-19 13:30:36 +0100242#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200243#define CONFIG_JFFS2_DEV "nor0"
244#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
245#define CONFIG_JFFS2_PART_OFFSET 0x00000000
246
247/* mtdparts command line support */
248/* Note: fake mtd_id used, no linux mtd map file */
249/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100250#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200251#define MTDIDS_DEFAULT "nor0=mip405-0"
252#define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
253*/
wdenk63e73c92004-02-23 22:22:28 +0000254
wdenk7d393ae2002-10-25 21:08:05 +0000255/*-----------------------------------------------------------------------
wdenk63e73c92004-02-23 22:22:28 +0000256 * Logbuffer Configuration
257 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200258#undef CONFIG_LOGBUFFER /* supported but not enabled */
wdenk63e73c92004-02-23 22:22:28 +0000259/*-----------------------------------------------------------------------
260 * Bootcountlimit Configuration
261 */
262#undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
263
264/*-----------------------------------------------------------------------
265 * POST Configuration
266 */
267#if 0 /* enable this if POST is desired (is supported but not enabled) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
269 CONFIG_SYS_POST_CPU | \
270 CONFIG_SYS_POST_RTC | \
271 CONFIG_SYS_POST_I2C)
wdenk63e73c92004-02-23 22:22:28 +0000272
273#endif
wdenk7d393ae2002-10-25 21:08:05 +0000274/*
275 * Init Memory Controller:
276 */
wdenk7205e402003-09-10 22:30:53 +0000277#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
278#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
279/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
280#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenk7d393ae2002-10-25 21:08:05 +0000281
wdenkc837dcb2004-01-20 23:12:12 +0000282#define CONFIG_BOARD_EARLY_INIT_F 1
David Müller39441b32011-12-22 13:38:21 +0100283#define CONFIG_BOARD_EARLY_INIT_R
wdenk7d393ae2002-10-25 21:08:05 +0000284
285/* Peripheral Bus Mapping */
286#define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
287#define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
288#define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
289
290#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200291#define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
wdenk7d393ae2002-10-25 21:08:05 +0000292
293
wdenk7d393ae2002-10-25 21:08:05 +0000294/*-----------------------------------------------------------------------
295 * Definitions for initial stack pointer and data area (in On Chip SRAM)
296 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_TEMP_STACK_OCM 1
298#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
299#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
300#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200301#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200302#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenk63e73c92004-02-23 22:22:28 +0000303/* reserve some memory for POST and BOOT limit info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
wdenk63e73c92004-02-23 22:22:28 +0000305
wdenk63e73c92004-02-23 22:22:28 +0000306#ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
wdenk63e73c92004-02-23 22:22:28 +0000308#endif
wdenk7d393ae2002-10-25 21:08:05 +0000309
wdenk7d393ae2002-10-25 21:08:05 +0000310/***********************************************************************
311 * External peripheral base address
312 ***********************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
wdenk7d393ae2002-10-25 21:08:05 +0000314
315/***********************************************************************
316 * Last Stage Init
317 ***********************************************************************/
318#define CONFIG_LAST_STAGE_INIT
319/************************************************************
320 * Ethernet Stuff
321 ***********************************************************/
Ben Warren96e21f82008-10-27 23:50:15 -0700322#define CONFIG_PPC4xx_EMAC
wdenk7d393ae2002-10-25 21:08:05 +0000323#define CONFIG_MII 1 /* MII PHY management */
324#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk63e73c92004-02-23 22:22:28 +0000325#define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
326#define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
wdenk7d393ae2002-10-25 21:08:05 +0000327/************************************************************
328 * RTC
329 ***********************************************************/
330#define CONFIG_RTC_MC146818
331#undef CONFIG_WATCHDOG /* watchdog disabled */
332
333/************************************************************
334 * IDE/ATA stuff
335 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000336#if defined(CONFIG_MIP405T)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
wdenkf3e0de62003-06-04 15:05:30 +0000338#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
wdenkf3e0de62003-06-04 15:05:30 +0000340#endif
341
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenk7d393ae2002-10-25 21:08:05 +0000343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
345#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
346#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
347#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
348#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
349#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenk7d393ae2002-10-25 21:08:05 +0000350
351#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
352#undef CONFIG_IDE_LED /* no led for ide supported */
353#define CONFIG_IDE_RESET /* reset for ide supported... */
354#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk7205e402003-09-10 22:30:53 +0000355#define CONFIG_SUPPORT_VFAT
wdenk7d393ae2002-10-25 21:08:05 +0000356/************************************************************
357 * ATAPI support (experimental)
358 ************************************************************/
359#define CONFIG_ATAPI /* enable ATAPI Support */
360
361/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000362 * DISK Partition support
363 ************************************************************/
364#define CONFIG_DOS_PARTITION
365#define CONFIG_MAC_PARTITION
366#define CONFIG_ISO_PARTITION /* Experimental */
367
368/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000369 * Keyboard support
370 ************************************************************/
371#undef CONFIG_ISA_KEYBOARD
372
373/************************************************************
374 * Video support
375 ************************************************************/
376#define CONFIG_VIDEO /*To enable video controller support */
377#define CONFIG_VIDEO_CT69000
378#define CONFIG_CFB_CONSOLE
379#define CONFIG_VIDEO_LOGO
380#define CONFIG_CONSOLE_EXTRA_INFO
381#define CONFIG_VGA_AS_SINGLE_DEVICE
382#define CONFIG_VIDEO_SW_CURSOR
383#undef CONFIG_VIDEO_ONBOARD
384/************************************************************
385 * USB support EXPERIMENTAL
386 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000387#if !defined(CONFIG_MIP405T)
wdenk7d393ae2002-10-25 21:08:05 +0000388#define CONFIG_USB_UHCI
389#define CONFIG_USB_KEYBOARD
390#define CONFIG_USB_STORAGE
391
392/* Enable needed helper functions */
Jean-Christophe PLAGNIOL-VILLARD52cb4d42009-05-16 12:14:54 +0200393#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
wdenkf3e0de62003-06-04 15:05:30 +0000394#endif
wdenk7d393ae2002-10-25 21:08:05 +0000395/************************************************************
396 * Debug support
397 ************************************************************/
Jon Loeliger8353e132007-07-08 14:14:17 -0500398#if defined(CONFIG_CMD_KGDB)
wdenk7d393ae2002-10-25 21:08:05 +0000399#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk7d393ae2002-10-25 21:08:05 +0000400#endif
401
402/************************************************************
wdenka2663ea2003-12-07 18:32:37 +0000403 * support BZIP2 compression
404 ************************************************************/
405#define CONFIG_BZIP2 1
406
407/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000408 * Ident
409 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000410
wdenk7d393ae2002-10-25 21:08:05 +0000411#define VERSION_TAG "released"
wdenkf3e0de62003-06-04 15:05:30 +0000412#if !defined(CONFIG_MIP405T)
413#define CONFIG_ISO_STRING "MEV-10072-001"
414#else
415#define CONFIG_ISO_STRING "MEV-10082-001"
416#endif
417
418#if !defined(CONFIG_BOOT_PCI)
419#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
420#else
421#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
422#endif
wdenk7d393ae2002-10-25 21:08:05 +0000423
424
425#endif /* __CONFIG_H */