blob: 7f4849921ec6257c676648f19a6ca005775888d8 [file] [log] [blame]
stroesec93f7092003-05-23 11:27:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_ASH405 1 /* ...on a ASH405 board */
stroesec93f7092003-05-23 11:27:18 +000039
Wolfgang Denk2ae18242010-10-06 09:05:45 +020040#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
41
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
43#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroesec93f7092003-05-23 11:27:18 +000044
stroesea20b27a2004-12-16 18:05:42 +000045#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
stroesec93f7092003-05-23 11:27:18 +000046
47#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
50#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000051#undef CONFIG_BOOTCOMMAND
52
53#define CONFIG_PREBOOT /* enable preboot variable */
stroesec93f7092003-05-23 11:27:18 +000054
55#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesec93f7092003-05-23 11:27:18 +000057
Matthias Fuchsbd84ee42007-07-09 10:10:06 +020058#undef CONFIG_HAS_ETH1
59
Ben Warren96e21f82008-10-27 23:50:15 -070060#define CONFIG_PPC4xx_EMAC
stroesec93f7092003-05-23 11:27:18 +000061#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000062#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000063#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +020064#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea20b27a2004-12-16 18:05:42 +000065
66#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroesec93f7092003-05-23 11:27:18 +000067
stroesec93f7092003-05-23 11:27:18 +000068
Jon Loeliger498ff9a2007-07-05 19:13:52 -050069/*
Jon Loeliger11799432007-07-10 09:02:57 -050070 * BOOTP options
71 */
72#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
76
77
78/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -050079 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_DHCP
84#define CONFIG_CMD_IRQ
85#define CONFIG_CMD_ELF
86#define CONFIG_CMD_NAND
87#define CONFIG_CMD_DATE
88#define CONFIG_CMD_I2C
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_PING
91#define CONFIG_CMD_EEPROM
92
stroesec93f7092003-05-23 11:27:18 +000093
wdenkc837dcb2004-01-20 23:12:12 +000094#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesec93f7092003-05-23 11:27:18 +000095
wdenkc837dcb2004-01-20 23:12:12 +000096#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroesec93f7092003-05-23 11:27:18 +000098
wdenkc837dcb2004-01-20 23:12:12 +000099#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesec93f7092003-05-23 11:27:18 +0000100
101/*
102 * Miscellaneous configurable options
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_LONGHELP /* undef to save memory */
105#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroesec93f7092003-05-23 11:27:18 +0000106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
108#ifdef CONFIG_SYS_HUSH_PARSER
109#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
stroesec93f7092003-05-23 11:27:18 +0000110#endif
111
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500112#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesec93f7092003-05-23 11:27:18 +0000114#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesec93f7092003-05-23 11:27:18 +0000116#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
118#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
119#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesec93f7092003-05-23 11:27:18 +0000120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesec93f7092003-05-23 11:27:18 +0000122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesec93f7092003-05-23 11:27:18 +0000124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
126#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesec93f7092003-05-23 11:27:18 +0000127
Stefan Roese550650d2010-09-20 16:05:31 +0200128#define CONFIG_CONS_INDEX 1 /* Use UART0 */
129#define CONFIG_SYS_NS16550
130#define CONFIG_SYS_NS16550_SERIAL
131#define CONFIG_SYS_NS16550_REG_SIZE 1
132#define CONFIG_SYS_NS16550_CLK get_serial_clock()
133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_BASE_BAUD 691200
stroesec93f7092003-05-23 11:27:18 +0000136
137/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000139 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
140 57600, 115200, 230400, 460800, 921600 }
stroesec93f7092003-05-23 11:27:18 +0000141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
143#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesec93f7092003-05-23 11:27:18 +0000144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesec93f7092003-05-23 11:27:18 +0000146
147#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
148
wdenkc837dcb2004-01-20 23:12:12 +0000149#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese53cf9432003-06-05 15:39:44 +0000150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000152
stroesec93f7092003-05-23 11:27:18 +0000153/*-----------------------------------------------------------------------
154 * NAND-FLASH stuff
155 *-----------------------------------------------------------------------
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200159#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
162#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
163#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
164#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100165
Wolfgang Denk170c1972009-07-18 15:32:10 +0200166#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
167#define CONFIG_SYS_NAND_QUIET 1
168
stroesec93f7092003-05-23 11:27:18 +0000169/*-----------------------------------------------------------------------
170 * PCI stuff
171 *-----------------------------------------------------------------------
172 */
wdenkc837dcb2004-01-20 23:12:12 +0000173#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
174#define PCI_HOST_FORCE 1 /* configure as pci host */
175#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesec93f7092003-05-23 11:27:18 +0000176
wdenkc837dcb2004-01-20 23:12:12 +0000177#define CONFIG_PCI /* include pci support */
178#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
179#undef CONFIG_PCI_PNP /* do pci plug-and-play */
180 /* resource configuration */
stroesec93f7092003-05-23 11:27:18 +0000181
wdenkc837dcb2004-01-20 23:12:12 +0000182#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesec93f7092003-05-23 11:27:18 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
185#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
186#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
187#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
188#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
189#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
190#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
191#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
192#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesec93f7092003-05-23 11:27:18 +0000193
194/*-----------------------------------------------------------------------
195 * Start addresses for the final memory configuration
196 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesec93f7092003-05-23 11:27:18 +0000198 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_SDRAM_BASE 0x00000000
200#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
201#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
202#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
203#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesec93f7092003-05-23 11:27:18 +0000204
205/*
206 * For booting Linux, the board info and command line data
207 * have to be in the first 8 MB of memory, since this is
208 * the maximum mapped by the Linux kernel during initialization.
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesec93f7092003-05-23 11:27:18 +0000211/*-----------------------------------------------------------------------
212 * FLASH organization
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesec93f7092003-05-23 11:27:18 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
218#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesec93f7092003-05-23 11:27:18 +0000219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
221#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
222#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesec93f7092003-05-23 11:27:18 +0000223/*
224 * The following defines are added for buggy IOP480 byte interface.
225 * All other boards should use the standard values (CPCI405 etc.)
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
228#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
229#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesec93f7092003-05-23 11:27:18 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesec93f7092003-05-23 11:27:18 +0000232
233#if 0 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
235#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroesec93f7092003-05-23 11:27:18 +0000236#endif
237
238/*-----------------------------------------------------------------------
239 * Environment Variable setup
240 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200241#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200242#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
243#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
wdenk8bde7f72003-06-27 21:31:46 +0000244 /* total size of a CAT24WC16 is 2048 bytes */
stroesec93f7092003-05-23 11:27:18 +0000245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
247#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesec93f7092003-05-23 11:27:18 +0000248
249/*-----------------------------------------------------------------------
250 * I2C EEPROM (CAT24WC16) for environment
251 */
252#define CONFIG_HARD_I2C /* I2c with hardware support */
Stefan Roesed0b0dca2010-04-01 14:37:24 +0200253#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
255#define CONFIG_SYS_I2C_SLAVE 0x7F
stroesec93f7092003-05-23 11:27:18 +0000256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
258#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000259/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
261#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesec93f7092003-05-23 11:27:18 +0000262 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000263 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesec93f7092003-05-23 11:27:18 +0000265
stroesec93f7092003-05-23 11:27:18 +0000266/*
267 * Init Memory Controller:
268 *
269 * BR0/1 and OR0/1 (FLASH)
270 */
271
272#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
273
274/*-----------------------------------------------------------------------
275 * External Bus Controller (EBC) Setup
276 */
277
wdenkc837dcb2004-01-20 23:12:12 +0000278/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_EBC_PB0AP 0x92015480
280/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
281#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesec93f7092003-05-23 11:27:18 +0000282
wdenkc837dcb2004-01-20 23:12:12 +0000283/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_EBC_PB1AP 0x92015480
285#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroesec93f7092003-05-23 11:27:18 +0000286
wdenkc837dcb2004-01-20 23:12:12 +0000287/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
289#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesec93f7092003-05-23 11:27:18 +0000290
wdenkc837dcb2004-01-20 23:12:12 +0000291/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
293#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesec93f7092003-05-23 11:27:18 +0000294
wdenkc837dcb2004-01-20 23:12:12 +0000295#define CAN_BA 0xF0000000 /* CAN Base Address */
296#define DUART0_BA 0xF0000400 /* DUART Base Address */
297#define DUART1_BA 0xF0000408 /* DUART Base Address */
298#define DUART2_BA 0xF0000410 /* DUART Base Address */
299#define DUART3_BA 0xF0000418 /* DUART Base Address */
300#define RTC_BA 0xF0000500 /* RTC Base Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_NAND_BASE 0xF4000000
stroesec93f7092003-05-23 11:27:18 +0000302
303/*-----------------------------------------------------------------------
304 * FPGA stuff
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
307#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroesec93f7092003-05-23 11:27:18 +0000308
309/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
311#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
312#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
313#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
314#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesec93f7092003-05-23 11:27:18 +0000315
316/*-----------------------------------------------------------------------
317 * Definitions for initial stack pointer and data area (in data cache)
318 */
319/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesec93f7092003-05-23 11:27:18 +0000321
322/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
324#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
325#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200326#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesec93f7092003-05-23 11:27:18 +0000327
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200328#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesec93f7092003-05-23 11:27:18 +0000330
331/*-----------------------------------------------------------------------
332 * Definitions for GPIO setup (PPC405EP specific)
333 *
wdenkc837dcb2004-01-20 23:12:12 +0000334 * GPIO0[0] - External Bus Controller BLAST output
335 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroesec93f7092003-05-23 11:27:18 +0000336 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
337 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
338 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
339 * GPIO0[24-27] - UART0 control signal inputs/outputs
340 * GPIO0[28-29] - UART1 data signal input/output
341 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
342 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200343#define CONFIG_SYS_GPIO0_OSRL 0x40000550
344#define CONFIG_SYS_GPIO0_OSRH 0x00000110
345#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
346#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200348#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
stroesec93f7092003-05-23 11:27:18 +0000350
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
stroesec93f7092003-05-23 11:27:18 +0000352
353/*
stroesec93f7092003-05-23 11:27:18 +0000354 * Default speed selection (cpu_plb_opb_ebc) in mhz.
355 * This value will be set if iic boot eprom is disabled.
356 */
357#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000358#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
359#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroesec93f7092003-05-23 11:27:18 +0000360#endif
361#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000362#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
363#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroesec93f7092003-05-23 11:27:18 +0000364#endif
365#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000366#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
367#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroesec93f7092003-05-23 11:27:18 +0000368#endif
369
370#endif /* __CONFIG_H */