blob: 9a4d2c9923c5bb5b32f1b4003cd7a2ccfd063693 [file] [log] [blame]
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +09001/*
2 * Configuation settings for the Renesas Solutions AP-325RXA board
3 *
4 * Copyright (C) 2008 Renesas Solutions Corp.
5 * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +09008 */
9
10#ifndef __AP325RXA_H
11#define __AP325RXA_H
12
13#undef DEBUG
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090014#define CONFIG_CPU_SH7723 1
15#define CONFIG_AP325RXA 1
16
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090017#define CONFIG_CMD_SDRAM
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090018#define CONFIG_CMD_IDE
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090019#define CONFIG_DOS_PARTITION
20
21#define CONFIG_BAUDRATE 38400
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090022#define CONFIG_BOOTARGS "console=ttySC2,38400"
23
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090024#undef CONFIG_SHOW_BOOT_PROGRESS
25
26/* SMC9118 */
Ben Warren736fead2009-07-20 22:01:11 -070027#define CONFIG_SMC911X 1
28#define CONFIG_SMC911X_32_BIT 1
29#define CONFIG_SMC911X_BASE 0xB6080000
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090030
31/* MEMORY */
32#define AP325RXA_SDRAM_BASE (0x88000000)
33#define AP325RXA_FLASH_BASE_1 (0xA0000000)
34#define AP325RXA_FLASH_BANK_SIZE (128 * 1024 * 1024)
35
Nobuhiro Iwamatsudb68b702011-01-17 20:46:35 +090036#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
37
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090038/* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_LONGHELP
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090040/* Monitor Command Prompt */
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090041/* Buffer size for input from the Console */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_CBSIZE 256
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090043/* Buffer size for Console output */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_PBSIZE 256
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090045/* max args accepted for monitor commands */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_MAXARGS 16
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090047/* Buffer size for Boot Arguments passed to kernel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_BARGSIZE 512
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090049/* List of legal baudrate settings for this board */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_BAUDRATE_TABLE { 38400 }
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090051
52/* SCIF */
53#define CONFIG_SCIF_CONSOLE 1
54#define CONFIG_SCIF_A 1 /* SH7723 has SCIF and SCIFA */
55#define CONFIG_CONS_SCIF5 1
56
57/* Suppress display of console information at boot */
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_MEMTEST_START (AP325RXA_SDRAM_BASE)
60#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090061
62/* Enable alternate, more extensive, memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#undef CONFIG_SYS_ALT_MEMTEST
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090064/* Scratch address used by the alternate memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#undef CONFIG_SYS_MEMTEST_SCRATCH
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090066
67/* Enable temporary baudrate change while serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090069
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_SDRAM_BASE (AP325RXA_SDRAM_BASE)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090071/* maybe more, but if so u-boot doesn't know about it... */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090073/* default load address for scripts ?!? */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090075
76/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_MONITOR_BASE (AP325RXA_FLASH_BASE_1)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090078/* Monitor size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090080/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090083
84/* FLASH */
85#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_FLASH_CFI
87#undef CONFIG_SYS_FLASH_QUIET_TEST
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090088/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_FLASH_EMPTY_INFO
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090090/* Physical start address of Flash memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_FLASH_BASE (AP325RXA_FLASH_BASE_1)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090092/* Max number of sectors on each Flash chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +090094
95/*
96 * IDE support
97 */
98#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_PIO_MODE 1
100#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
101#define CONFIG_SYS_IDE_MAXDEVICE 1
102#define CONFIG_SYS_ATA_BASE_ADDR 0xB4180000
103#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
104#define CONFIG_SYS_ATA_DATA_OFFSET 0x200 /* data reg offset */
105#define CONFIG_SYS_ATA_REG_OFFSET 0x200 /* reg offset */
106#define CONFIG_SYS_ATA_ALT_OFFSET 0x210 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +0530107#define CONFIG_IDE_SWAP_IO
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900108
109/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_MAX_FLASH_BANKS 1
111#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * AP325RXA_FLASH_BANK_SIZE)}
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900112
113/* Timeout for Flash erase operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900115/* Timeout for Flash write operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900117/* Timeout for Flash set sector lock bit operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900119/* Timeout for Flash clear lock bit operations (in ms) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900121
122/*
123 * Use hardware flash sectors protection instead
124 * of U-Boot software protection
125 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#undef CONFIG_SYS_FLASH_PROTECTION
127#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900128
129/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200130#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900131#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200132#define CONFIG_ENV_SECT_SIZE (128 * 1024)
133#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
135/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
136#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200137#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900138
139/* Board Clock */
140#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900141#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
142#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200143#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
Nobuhiro Iwamatsu6f0da492008-08-22 17:39:09 +0900144
145#endif /* __AP325RXA_H */