blob: 1b30e51a3feac90f81aa29cacd291ed896e86a5c [file] [log] [blame]
Stefan Roese5e4b3362005-08-22 17:51:53 +02001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22
23 */
24
25/*************************************************************************
26 * (c) 2005 esd gmbh Hannover
27 *
28 *
29 * from IceCube.h file
30 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
31 *
32 *************************************************************************/
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/*
38 * High Level Configuration Options
39 * (easy to change)
40 */
41
42#define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
43#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
44#define CONFIG_ICECUBE 1 /* ... on IceCube board */
45#define CONFIG_CPCI5200 1 /* ... on CPCI5200 board */
46#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
47
48#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
49
50#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
51#define BOOTFLAG_WARM 0x02 /* Software reboot */
52
Stefan Roese5e4b3362005-08-22 17:51:53 +020053/*
54 * Serial console configuration
55 */
56#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
57#define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
58#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
59
60#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
61/*
62 * PCI Mapping:
63 * 0x40000000 - 0x4fffffff - PCI Memory
64 * 0x50000000 - 0x50ffffff - PCI IO Space
65 */
66#if 1
67#define CONFIG_PCI 1
68#if 1
69#define CONFIG_PCI_PNP 1
70#endif
71#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050072#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Stefan Roese5e4b3362005-08-22 17:51:53 +020073
74#define CONFIG_PCI_MEM_BUS 0x40000000
75#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
76#define CONFIG_PCI_MEM_SIZE 0x10000000
77
78#define CONFIG_PCI_IO_BUS 0x50000000
79#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
80#define CONFIG_PCI_IO_SIZE 0x01000000
81#endif
Marian Balakowicz63ff0042005-10-28 22:30:33 +020082
83#define CONFIG_MII
Stefan Roese5e4b3362005-08-22 17:51:53 +020084#if 0 /* test-only !!! */
85#define CONFIG_NET_MULTI 1
86#define CONFIG_EEPRO100 1
87#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
88#define CONFIG_NS8382X 1
89#endif
90
Stefan Roese5e4b3362005-08-22 17:51:53 +020091#endif
92
93/* Partitions */
94#define CONFIG_MAC_PARTITION
95#define CONFIG_DOS_PARTITION
96
97/* USB */
98#if 0
99#define CONFIG_USB_OHCI
Stefan Roese5e4b3362005-08-22 17:51:53 +0200100#define CONFIG_USB_STORAGE
Stefan Roese5e4b3362005-08-22 17:51:53 +0200101#endif
102
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500103/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500104 * BOOTP options
105 */
106#define CONFIG_BOOTP_BOOTFILESIZE
107#define CONFIG_BOOTP_BOOTPATH
108#define CONFIG_BOOTP_GATEWAY
109#define CONFIG_BOOTP_HOSTNAME
110
111
112/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500113 * Command line configuration.
114 */
115#include <config_cmd_default.h>
116
117#if defined(CONFIG_PCI)
118#define CONFIG_CMD_PCI
119#endif
120
121#define CONFIG_CMD_EEPROM
122#define CONFIG_CMD_FAT
123#define CONFIG_CMD_IDE
124#define CONFIG_CMD_I2C
125#define CONFIG_CMD_BSP
126#define CONFIG_CMD_ELF
127#define CONFIG_CMD_EXT2
128#define CONFIG_CMD_DATE
129
Stefan Roese5e4b3362005-08-22 17:51:53 +0200130#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
131# define CFG_LOWBOOT 1
132# define CFG_LOWBOOT16 1
133#endif
134#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
135# define CFG_LOWBOOT 1
136# define CFG_LOWBOOT08 1
137#endif
138
139/*
140 * Autobooting
141 */
142#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
143
144#define CONFIG_PREBOOT "echo;" \
145 "echo Welcome to esd CPU CPCI/5200;" \
146 "echo"
147
148#undef CONFIG_BOOTARGS
149
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 "netdev=eth0\0" \
152 "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
153 "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100154 "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
155 "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
156 "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
Stefan Roese5e4b3362005-08-22 17:51:53 +0200157 "loadaddr=01000000\0" \
158 "serverip=192.168.2.99\0" \
159 "gatewayip=10.0.0.79\0" \
160 "user=mu\0" \
161 "target=cpci5200.esd\0" \
162 "script=cpci5200.bat\0" \
163 "image=/tftpboot/vxWorks_cpci5200\0" \
164 "ipaddr=10.0.13.196\0" \
165 "netmask=255.255.0.0\0" \
166 ""
167
168#define CONFIG_BOOTCOMMAND "run flash_vxworks0"
169
170#if defined(CONFIG_MPC5200)
171
172#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
173#define CFG_NVRAM_BASE_ADDR 0xfd010000
174#define CFG_NVRAM_SIZE 32*1024
175
176/*
177 * IPB Bus clocking configuration.
178 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200179#undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200180#endif
181/*
182 * I2C configuration
183 */
184#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
185#define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
186
187#define CFG_I2C_SPEED 86000 /* 100 kHz */
188#define CFG_I2C_SLAVE 0x7F
189
190/*
191 * EEPROM configuration
192 */
193#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
194#define CFG_I2C_EEPROM_ADDR_LEN 2
195#define CFG_EEPROM_PAGE_WRITE_BITS 5
196#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
197#define CFG_I2C_MULTI_EEPROMS 1
198/*
199 * Flash configuration
200 */
201
202#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
203#define CFG_FLASH_BASE 0xFE000000
204#define CFG_FLASH_SIZE 0x02000000
205#define CFG_FLASH_INCREMENT 0x01000000
206#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00000000)
207#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
208#define CFG_MAX_FLASH_SECT 128
209
210#define CFG_FLASH_PROTECTION 1 /* use hardware protection */
211#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
212
213#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
214#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
215
216/*
217 * Environment settings
218 */
219#if 1 /* test-only */
220#define CFG_ENV_IS_IN_FLASH 1
221#define CFG_ENV_SIZE 0x20000
222#define CFG_ENV_SECT_SIZE 0x20000
223#define CONFIG_ENV_OVERWRITE 1
224#else
225#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
226#define CFG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
227#define CFG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
228 /* total size of a CAT24WC32 is 8192 bytes */
229#define CONFIG_ENV_OVERWRITE 1
230#endif
231
232/*
233 * Memory map
234 */
235#define CFG_MBAR 0xF0000000
236#define CFG_SDRAM_BASE 0x00000000
237#define CFG_DEFAULT_MBAR 0x80000000
238
239/* Use SRAM until RAM will be available */
240#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
241#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
242
243#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
244#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
245#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
246
247#define CFG_MONITOR_BASE TEXT_BASE
248#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
249# define CFG_RAMBOOT 1
250#endif
251
252#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
253#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
254#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
255
256/*
257 * Ethernet configuration
258 */
259#define CONFIG_MPC5xxx_FEC 1
260/*
261 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
262 */
263/* #define CONFIG_FEC_10MBIT 1 */
264#define CONFIG_PHY_ADDR 0x00
265#define CONFIG_UDP_CHECKSUM 1
266
267/*
268 * GPIO configuration
269 */
270#define CFG_GPS_PORT_CONFIG 0x01052444
271
272/*
273 * Miscellaneous configurable options
274 */
275#define CFG_LONGHELP /* undef to save memory */
276#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500277#if defined(CONFIG_CMD_KGDB)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200278#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
279#else
280#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
281#endif
282#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
283#define CFG_MAXARGS 16 /* max number of command args */
284#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
285
286#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
287#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
288
289#define CFG_LOAD_ADDR 0x100000 /* default load address */
290
291#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
292
293#define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
294
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500295#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
296#if defined(CONFIG_CMD_KGDB)
297# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
298#endif
299
Stefan Roese5e4b3362005-08-22 17:51:53 +0200300/*
301 * Various low-level settings
302 */
303#if defined(CONFIG_MPC5200)
304#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
305#define CFG_HID0_FINAL HID0_ICE
306#else
307#define CFG_HID0_INIT 0
308#define CFG_HID0_FINAL 0
309#endif
310
311#define CFG_BOOTCS_START CFG_FLASH_BASE
312#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
313#define CFG_BOOTCS_CFG 0x0004DD00
314
315#define CFG_CS0_START CFG_FLASH_BASE
316#define CFG_CS0_SIZE CFG_FLASH_SIZE
317
318#define CFG_CS1_START 0xfd000000
319#define CFG_CS1_SIZE 0x00010000
320#define CFG_CS1_CFG 0x10101410
321
322#define CFG_CS3_START 0xfd010000
323#define CFG_CS3_SIZE 0x00010000
324#define CFG_CS3_CFG 0x10109410
325
326#define CFG_CS_BURST 0x00000000
327#define CFG_CS_DEADCYCLE 0x33333333
328
329#define CFG_RESET_ADDRESS 0xff000000
330
331/*-----------------------------------------------------------------------
332 * USB stuff
333 *-----------------------------------------------------------------------
334 */
335#define CONFIG_USB_CLOCK 0x0001BBBB
336#define CONFIG_USB_CONFIG 0x00001000
337
338/*-----------------------------------------------------------------------
339 * IDE/ATA stuff Supports IDE harddisk
340 *-----------------------------------------------------------------------
341 */
342
343#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
344
345#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
346#undef CONFIG_IDE_LED /* LED for ide not supported */
347
348#define CONFIG_IDE_RESET /* reset for ide supported */
349#define CONFIG_IDE_PREINIT
350
351#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
352#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
353
354#define CFG_ATA_IDE0_OFFSET 0x0000
355
356#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
357
358/* Offset for data I/O */
359#define CFG_ATA_DATA_OFFSET (0x0060)
360
361/* Offset for normal register accesses */
362#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
363
364/* Offset for alternate registers */
365#define CFG_ATA_ALT_OFFSET (0x005C)
366
367/* Interval between registers */
368#define CFG_ATA_STRIDE 4
369
370/*-----------------------------------------------------------------------
371 * CPLD stuff
372 */
373#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
374#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
375
376/* CPLD program pin configuration */
377#define CFG_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
378#define CFG_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
379#define CFG_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
380#define CFG_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
381
382#define JTAG_GPIO_ADDR_TMS (CFG_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
383#define JTAG_GPIO_ADDR_TCK (CFG_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
384#define JTAG_GPIO_ADDR_TDI (CFG_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
385#define JTAG_GPIO_ADDR_TDO (CFG_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
386
387#define JTAG_GPIO_ADDR_CFG (CFG_MBAR + 0xB00)
388#define JTAG_GPIO_CFG_SET 0x00000000
389#define JTAG_GPIO_CFG_RESET 0x00F00000
390
391#define JTAG_GPIO_ADDR_EN_TMS (CFG_MBAR + 0xB04)
392#define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
393#define JTAG_GPIO_TMS_EN_RESET 0x00000000
394#define JTAG_GPIO_ADDR_DDR_TMS (CFG_MBAR + 0xB0C)
395#define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
396#define JTAG_GPIO_TMS_DDR_RESET 0x00000000
397
398#define JTAG_GPIO_ADDR_EN_TCK (CFG_MBAR + 0xC00)
399#define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
400#define JTAG_GPIO_TCK_EN_RESET 0x00000000
401#define JTAG_GPIO_ADDR_DDR_TCK (CFG_MBAR + 0xC08)
402#define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
403#define JTAG_GPIO_TCK_DDR_RESET 0x00000000
404
405#define JTAG_GPIO_ADDR_EN_TDI (CFG_MBAR + 0xC00)
406#define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
407#define JTAG_GPIO_TDI_EN_RESET 0x00000000
408#define JTAG_GPIO_ADDR_DDR_TDI (CFG_MBAR + 0xC08)
409#define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
410#define JTAG_GPIO_TDI_DDR_RESET 0x00000000
411
412#define JTAG_GPIO_ADDR_EN_TDO (CFG_MBAR + 0xB04)
413#define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
414#define JTAG_GPIO_TDO_EN_RESET 0x00000000
415#define JTAG_GPIO_ADDR_DDR_TDO (CFG_MBAR + 0xB0C)
416#define JTAG_GPIO_TDO_DDR_SET 0x00000000
417#define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
418
419#endif /* __CONFIG_H */