blob: 6d410c05e99e23e1123cc05816365176fb8348d3 [file] [log] [blame]
York Sune2b65ea2015-03-20 19:28:24 -07001/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#include <common.h>
7#include <malloc.h>
8#include <errno.h>
9#include <netdev.h>
10#include <fsl_ifc.h>
11#include <fsl_ddr.h>
12#include <asm/io.h>
Yangbo Lu5a4d7442015-05-28 14:53:55 +053013#include <hwconfig.h>
York Sune2b65ea2015-03-20 19:28:24 -070014#include <fdt_support.h>
15#include <libfdt.h>
York Sune2b65ea2015-03-20 19:28:24 -070016#include <fsl-mc/fsl_mc.h>
17#include <environment.h>
Alexander Graf215b1fb2016-11-17 01:02:59 +010018#include <efi_loader.h>
York Sune2b65ea2015-03-20 19:28:24 -070019#include <i2c.h>
York Sun4961eaf2017-03-06 09:02:34 -080020#include <asm/arch/mmu.h>
Mingkai Hu9f3183d2015-10-26 19:47:50 +080021#include <asm/arch/soc.h>
Saksham Jainfcfdb6d2016-03-23 16:24:35 +053022#include <fsl_sec.h>
York Sune2b65ea2015-03-20 19:28:24 -070023
24#include "../common/qixis.h"
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053025#include "ls2080ardb_qixis.h"
Rai Harnindered2530d2016-03-23 17:04:38 +053026#include "../common/vid.h"
York Sune2b65ea2015-03-20 19:28:24 -070027
Yangbo Lu5a4d7442015-05-28 14:53:55 +053028#define PIN_MUX_SEL_SDHC 0x00
Haikun.Wang@freescale.com5989df72015-06-26 19:58:24 +080029#define PIN_MUX_SEL_DSPI 0x0a
Yangbo Lu5a4d7442015-05-28 14:53:55 +053030
31#define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
York Sune2b65ea2015-03-20 19:28:24 -070032DECLARE_GLOBAL_DATA_PTR;
33
Yangbo Lu5a4d7442015-05-28 14:53:55 +053034enum {
35 MUX_TYPE_SDHC,
Haikun.Wang@freescale.com5989df72015-06-26 19:58:24 +080036 MUX_TYPE_DSPI,
Yangbo Lu5a4d7442015-05-28 14:53:55 +053037};
38
York Sune2b65ea2015-03-20 19:28:24 -070039unsigned long long get_qixis_addr(void)
40{
41 unsigned long long addr;
42
43 if (gd->flags & GD_FLG_RELOC)
44 addr = QIXIS_BASE_PHYS;
45 else
46 addr = QIXIS_BASE_PHYS_EARLY;
47
48 /*
49 * IFC address under 256MB is mapped to 0x30000000, any address above
50 * is mapped to 0x5_10000000 up to 4GB.
51 */
52 addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
53
54 return addr;
55}
56
57int checkboard(void)
58{
59 u8 sw;
Prabhakar Kushwahaff1b8e32015-05-28 14:54:07 +053060 char buf[15];
61
62 cpu_name(buf);
63 printf("Board: %s-RDB, ", buf);
York Sune2b65ea2015-03-20 19:28:24 -070064
65 sw = QIXIS_READ(arch);
York Sune2b65ea2015-03-20 19:28:24 -070066 printf("Board Arch: V%d, ", sw >> 4);
Prabhakar Kushwaha27df54b2015-05-28 14:54:04 +053067 printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
York Sune2b65ea2015-03-20 19:28:24 -070068
69 sw = QIXIS_READ(brdcfg[0]);
70 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
71
72 if (sw < 0x8)
73 printf("vBank: %d\n", sw);
74 else if (sw == 0x9)
75 puts("NAND\n");
76 else
77 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
78
79 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
80
81 puts("SERDES1 Reference : ");
82 printf("Clock1 = 156.25MHz ");
83 printf("Clock2 = 156.25MHz");
84
85 puts("\nSERDES2 Reference : ");
86 printf("Clock1 = 100MHz ");
87 printf("Clock2 = 100MHz\n");
88
89 return 0;
90}
91
92unsigned long get_board_sys_clk(void)
93{
94 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
95
96 switch (sysclk_conf & 0x0F) {
97 case QIXIS_SYSCLK_83:
98 return 83333333;
99 case QIXIS_SYSCLK_100:
100 return 100000000;
101 case QIXIS_SYSCLK_125:
102 return 125000000;
103 case QIXIS_SYSCLK_133:
104 return 133333333;
105 case QIXIS_SYSCLK_150:
106 return 150000000;
107 case QIXIS_SYSCLK_160:
108 return 160000000;
109 case QIXIS_SYSCLK_166:
110 return 166666666;
111 }
112 return 66666666;
113}
114
115int select_i2c_ch_pca9547(u8 ch)
116{
117 int ret;
118
119 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
120 if (ret) {
121 puts("PCA: failed to select proper channel\n");
122 return ret;
123 }
124
125 return 0;
126}
127
Rai Harnindered2530d2016-03-23 17:04:38 +0530128int i2c_multiplexer_select_vid_channel(u8 channel)
129{
130 return select_i2c_ch_pca9547(channel);
131}
132
Haikun.Wang@freescale.com5989df72015-06-26 19:58:24 +0800133int config_board_mux(int ctrl_type)
134{
135 u8 reg5;
136
137 reg5 = QIXIS_READ(brdcfg[5]);
138
139 switch (ctrl_type) {
140 case MUX_TYPE_SDHC:
141 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
142 break;
143 case MUX_TYPE_DSPI:
144 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
145 break;
146 default:
147 printf("Wrong mux interface type\n");
148 return -1;
149 }
150
151 QIXIS_WRITE(brdcfg[5], reg5);
152
153 return 0;
154}
155
York Sune2b65ea2015-03-20 19:28:24 -0700156int board_init(void)
157{
Haikun.Wang@freescale.com5989df72015-06-26 19:58:24 +0800158 char *env_hwconfig;
159 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
York Sun931e8752016-05-26 13:59:03 -0700160#ifdef CONFIG_FSL_MC_ENET
Shaohui Xieabc7d0f2016-01-28 15:38:15 +0800161 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
York Sun931e8752016-05-26 13:59:03 -0700162#endif
Haikun.Wang@freescale.com5989df72015-06-26 19:58:24 +0800163 u32 val;
164
York Sune2b65ea2015-03-20 19:28:24 -0700165 init_final_memctl_regs();
166
Haikun.Wang@freescale.com5989df72015-06-26 19:58:24 +0800167 val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
168
169 env_hwconfig = getenv("hwconfig");
170
171 if (hwconfig_f("dspi", env_hwconfig) &&
172 DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
173 config_board_mux(MUX_TYPE_DSPI);
174 else
175 config_board_mux(MUX_TYPE_SDHC);
176
York Sune2b65ea2015-03-20 19:28:24 -0700177#ifdef CONFIG_ENV_IS_NOWHERE
178 gd->env_addr = (ulong)&default_environment[0];
179#endif
180 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
181
182 QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
183
York Sun931e8752016-05-26 13:59:03 -0700184#ifdef CONFIG_FSL_MC_ENET
Shaohui Xieabc7d0f2016-01-28 15:38:15 +0800185 /* invert AQR405 IRQ pins polarity */
186 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
York Sun931e8752016-05-26 13:59:03 -0700187#endif
Udit Agarwala8c6fd42017-02-03 22:53:38 +0530188#ifdef CONFIG_FSL_CAAM
189 sec_init();
190#endif
Shaohui Xieabc7d0f2016-01-28 15:38:15 +0800191
York Sune2b65ea2015-03-20 19:28:24 -0700192 return 0;
193}
194
195int board_early_init_f(void)
196{
197 fsl_lsch3_early_init_f();
198 return 0;
199}
200
Yangbo Lu5a4d7442015-05-28 14:53:55 +0530201int misc_init_r(void)
202{
203 if (hwconfig("sdhc"))
204 config_board_mux(MUX_TYPE_SDHC);
205
Rai Harnindered2530d2016-03-23 17:04:38 +0530206 if (adjust_vdd(0))
207 printf("Warning: Adjusting core voltage failed.\n");
208
Yangbo Lu5a4d7442015-05-28 14:53:55 +0530209 return 0;
210}
211
York Sune2b65ea2015-03-20 19:28:24 -0700212void detail_board_ddr_info(void)
213{
214 puts("\nDDR ");
215 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
216 print_ddr_info(0);
Prabhakar Kushwaha44937212015-11-09 16:42:07 +0530217#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sun3c1d2182016-04-04 11:41:26 -0700218 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
York Sune2b65ea2015-03-20 19:28:24 -0700219 puts("\nDP-DDR ");
220 print_size(gd->bd->bi_dram[2].size, "");
221 print_ddr_info(CONFIG_DP_DDR_CTRL);
222 }
Prabhakar Kushwaha44937212015-11-09 16:42:07 +0530223#endif
York Sune2b65ea2015-03-20 19:28:24 -0700224}
225
York Sune2b65ea2015-03-20 19:28:24 -0700226#if defined(CONFIG_ARCH_MISC_INIT)
227int arch_misc_init(void)
228{
York Sune2b65ea2015-03-20 19:28:24 -0700229 return 0;
230}
231#endif
232
York Sune2b65ea2015-03-20 19:28:24 -0700233#ifdef CONFIG_FSL_MC_ENET
234void fdt_fixup_board_enet(void *fdt)
235{
236 int offset;
237
Stuart Yodere91f1de2016-03-02 16:37:13 -0600238 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
York Sune2b65ea2015-03-20 19:28:24 -0700239
240 if (offset < 0)
Stuart Yodere91f1de2016-03-02 16:37:13 -0600241 offset = fdt_path_offset(fdt, "/fsl-mc");
York Sune2b65ea2015-03-20 19:28:24 -0700242
243 if (offset < 0) {
244 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
245 __func__, offset);
246 return;
247 }
248
249 if (get_mc_boot_status() == 0)
250 fdt_status_okay(fdt, offset);
251 else
252 fdt_status_fail(fdt, offset);
253}
Alexander Grafb7b84102016-11-17 01:02:57 +0100254
255void board_quiesce_devices(void)
256{
257 fsl_mc_ldpaa_exit(gd->bd);
258}
York Sune2b65ea2015-03-20 19:28:24 -0700259#endif
260
261#ifdef CONFIG_OF_BOARD_SETUP
262int ft_board_setup(void *blob, bd_t *bd)
263{
Bhupesh Sharmaa2dc8182015-05-28 14:54:10 +0530264 u64 base[CONFIG_NR_DRAM_BANKS];
265 u64 size[CONFIG_NR_DRAM_BANKS];
York Sune2b65ea2015-03-20 19:28:24 -0700266
267 ft_cpu_setup(blob, bd);
268
Bhupesh Sharmaa2dc8182015-05-28 14:54:10 +0530269 /* fixup DT for the two GPP DDR banks */
270 base[0] = gd->bd->bi_dram[0].start;
271 size[0] = gd->bd->bi_dram[0].size;
272 base[1] = gd->bd->bi_dram[1].start;
273 size[1] = gd->bd->bi_dram[1].size;
274
York Sun36cc0de2017-03-06 09:02:28 -0800275#ifdef CONFIG_RESV_RAM
276 /* reduce size if reserved memory is within this bank */
277 if (gd->arch.resv_ram >= base[0] &&
278 gd->arch.resv_ram < base[0] + size[0])
279 size[0] = gd->arch.resv_ram - base[0];
280 else if (gd->arch.resv_ram >= base[1] &&
281 gd->arch.resv_ram < base[1] + size[1])
282 size[1] = gd->arch.resv_ram - base[1];
283#endif
284
Bhupesh Sharmaa2dc8182015-05-28 14:54:10 +0530285 fdt_fixup_memory_banks(blob, base, size, 2);
York Sune2b65ea2015-03-20 19:28:24 -0700286
Sriram Dasha5c289b2016-09-16 17:12:15 +0530287 fsl_fdt_fixup_dr_usb(blob, bd);
Sriram Dashef53b8c2016-06-13 09:58:36 +0530288
York Sune2b65ea2015-03-20 19:28:24 -0700289#ifdef CONFIG_FSL_MC_ENET
290 fdt_fixup_board_enet(blob);
York Sune2b65ea2015-03-20 19:28:24 -0700291#endif
292
293 return 0;
294}
295#endif
296
297void qixis_dump_switch(void)
298{
299 int i, nr_of_cfgsw;
300
301 QIXIS_WRITE(cms[0], 0x00);
302 nr_of_cfgsw = QIXIS_READ(cms[1]);
303
304 puts("DIP switch settings dump:\n");
305 for (i = 1; i <= nr_of_cfgsw; i++) {
306 QIXIS_WRITE(cms[0], i);
307 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
308 }
309}
York Sunfc7b3852015-05-28 14:54:09 +0530310
311/*
312 * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
313 * Both slots has 0x54, resulting 2nd slot unusable.
314 */
315void update_spd_address(unsigned int ctrl_num,
316 unsigned int slot,
317 unsigned int *addr)
318{
319 u8 sw;
320
321 sw = QIXIS_READ(arch);
322 if ((sw & 0xf) < 0x3) {
323 if (ctrl_num == 1 && slot == 0)
324 *addr = SPD_EEPROM_ADDRESS4;
325 else if (ctrl_num == 1 && slot == 1)
326 *addr = SPD_EEPROM_ADDRESS3;
327 }
328}