blob: 687e987d75803ee1de7f478ee502bd2623c8269a [file] [log] [blame]
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg4139b172017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Hou Zhiqiang831c0682015-10-26 19:47:57 +080031#define CONFIG_MP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080032#define CONFIG_GICV2
33
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053034#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080035#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080036
37/* Link Definitions */
38#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080040#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080041
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080042#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080046#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080047
Hou Zhiqiang831c0682015-10-26 19:47:57 +080048#define CPU_RELEASE_ADDR secondary_boot_func
49
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080050/* Generic Timer Definitions */
51#define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55
56/* Serial Port */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080057#define CONFIG_SYS_NS16550_SERIAL
58#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080059#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080060
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080061#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
62
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080063/* SD boot SPL */
64#ifdef CONFIG_SD_BOOT
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080065#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080066
67#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta70f96612017-04-17 18:07:17 +053068#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080069#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
York Sun23af4842017-09-28 08:42:16 -070072#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080074#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070075#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080076#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053077
78#ifdef CONFIG_SECURE_BOOT
79#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
80/*
81 * HDR would be appended at end of image and copied to DDR along
82 * with U-Boot image. Here u-boot max. size is 512K. So if binary
83 * size increases then increase this size in case of secure boot as
84 * it uses raw u-boot image instead of fit image.
85 */
86#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87#else
88#define CONFIG_SYS_MONITOR_LEN 0x100000
89#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080090#endif
91
Gong Qianyu3ad44722015-10-26 19:47:53 +080092/* NAND SPL */
93#ifdef CONFIG_NAND_BOOT
94#define CONFIG_SPL_PBL_PAD
Gong Qianyu3ad44722015-10-26 19:47:53 +080095#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu3ad44722015-10-26 19:47:53 +080096#define CONFIG_SPL_TEXT_BASE 0x10000000
97#define CONFIG_SPL_MAX_SIZE 0x1a000
98#define CONFIG_SPL_STACK 0x1001d000
99#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
100#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
101#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
102#define CONFIG_SPL_BSS_START_ADDR 0x80100000
103#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
104#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530105
106#ifdef CONFIG_SECURE_BOOT
107#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
108#endif /* ifdef CONFIG_SECURE_BOOT */
109
110#ifdef CONFIG_U_BOOT_HDR_SIZE
111/*
112 * HDR would be appended at end of image and copied to DDR along
113 * with U-Boot image. Here u-boot max. size is 512K. So if binary
114 * size increases then increase this size in case of secure boot as
115 * it uses raw u-boot image instead of fit image.
116 */
117#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
118#else
119#define CONFIG_SYS_MONITOR_LEN 0x100000
120#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
121
Gong Qianyu3ad44722015-10-26 19:47:53 +0800122#endif
123
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800124/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530125#ifndef SPL_NO_IFC
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800126#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800127#define CONFIG_FSL_IFC
128/*
129 * CONFIG_SYS_FLASH_BASE has the final address (core view)
130 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
131 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
132 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
133 */
134#define CONFIG_SYS_FLASH_BASE 0x60000000
135#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
136#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
137
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900138#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800139#define CONFIG_FLASH_CFI_DRIVER
140#define CONFIG_SYS_FLASH_CFI
141#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
142#define CONFIG_SYS_FLASH_QUIET_TEST
143#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
144#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800145#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530146#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800147
148/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800149#define CONFIG_SYS_I2C
150#define CONFIG_SYS_I2C_MXC
151#define CONFIG_SYS_I2C_MXC_I2C1
152#define CONFIG_SYS_I2C_MXC_I2C2
153#define CONFIG_SYS_I2C_MXC_I2C3
154#define CONFIG_SYS_I2C_MXC_I2C4
155
156/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530157#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800158#define CONFIG_PCIE1 /* PCIE controller 1 */
159#define CONFIG_PCIE2 /* PCIE controller 2 */
160#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800161
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800162#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800163#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800164#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530165#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800166
167/* Command line configuration */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800168
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800169/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530170#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800171#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800172#define CONFIG_FSL_ESDHC
173#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800174#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530175#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800176
Gong Qianyue0579a52016-01-25 15:16:05 +0800177/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530178#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800179#define CONFIG_FSL_DSPI
180#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800181#define CONFIG_DM_SPI_FLASH
182#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
183#define CONFIG_SPI_FLASH_SST /* cs1 */
184#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800185#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyue0579a52016-01-25 15:16:05 +0800186#define CONFIG_SF_DEFAULT_BUS 1
187#define CONFIG_SF_DEFAULT_CS 0
188#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800189#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530190#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800191
Shaohui Xiee8297342015-10-26 19:47:54 +0800192/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530193#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800194#define CONFIG_SYS_DPAA_FMAN
195#ifdef CONFIG_SYS_DPAA_FMAN
196#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
197
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800198#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800199/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800200#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wanga9a5cef2017-05-16 10:45:58 +0800201#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800202#elif defined(CONFIG_SD_BOOT)
203/*
204 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
205 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800206 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800207 */
208#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wanga9a5cef2017-05-16 10:45:58 +0800209#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800210#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
Qianyu Gong2a555832016-04-01 17:52:53 +0800211#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800212#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wanga9a5cef2017-05-16 10:45:58 +0800213#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800214#define CONFIG_ENV_SPI_BUS 0
215#define CONFIG_ENV_SPI_CS 0
216#define CONFIG_ENV_SPI_MAX_HZ 1000000
217#define CONFIG_ENV_SPI_MODE 0x03
218#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800219#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
220/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800221#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800222#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800223#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800224#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
225#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
226#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530227#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800228
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800229/* Miscellaneous configurable options */
230#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800231
232#define CONFIG_HWCONFIG
233#define HWCONFIG_BUFFER_SIZE 128
234
Sumit Garg4139b172017-03-30 09:52:38 +0530235#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800236#ifndef CONFIG_SPL_BUILD
237#define BOOT_TARGET_DEVICES(func) \
238 func(MMC, mmc, 0) \
239 func(USB, usb, 0)
240#include <config_distro_bootcmd.h>
241#endif
242
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800243/* Initial environment variables */
244#define CONFIG_EXTRA_ENV_SETTINGS \
245 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800246 "fdt_high=0xffffffffffffffff\0" \
247 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800248 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530249 "kernel_addr=0x61000000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800250 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530251 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800252 "fdtheader_addr_r=0x80100000\0" \
253 "kernelheader_addr_r=0x80200000\0" \
254 "kernel_addr_r=0x81000000\0" \
255 "fdt_addr_r=0x90000000\0" \
256 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530257 "kernelheader_addr=0x60800000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800258 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530259 "kernelheader_size=0x40000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800260 "kernel_addr_sd=0x8000\0" \
261 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530262 "kernelhdr_addr_sd=0x4000\0" \
263 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800264 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700265 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400266 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800267 BOOTENV \
268 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530269 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800270 "scan_dev_for_boot_part=" \
271 "part list ${devtype} ${devnum} devplist; " \
272 "env exists devplist || setenv devplist 1; " \
273 "for distro_bootpart in ${devplist}; do " \
274 "if fstype ${devtype} " \
275 "${devnum}:${distro_bootpart} " \
276 "bootfstype; then " \
277 "run scan_dev_for_boot; " \
278 "fi; " \
279 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530280 "scan_dev_for_boot=" \
281 "echo Scanning ${devtype} " \
282 "${devnum}:${distro_bootpart}...; " \
283 "for prefix in ${boot_prefixes}; do " \
284 "run scan_dev_for_scripts; " \
285 "done;\0" \
286 "boot_a_script=" \
287 "load ${devtype} ${devnum}:${distro_bootpart} " \
288 "${scriptaddr} ${prefix}${script}; " \
289 "env exists secureboot && load ${devtype} " \
290 "${devnum}:${distro_bootpart} " \
291 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
292 "&& esbc_validate ${scripthdraddr};" \
293 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800294 "qspi_bootcmd=echo Trying load from qspi..;" \
295 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530296 "$kernel_addr $kernel_size; env exists secureboot " \
297 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
298 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
299 "bootm $load_addr#$board\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800300 "nor_bootcmd=echo Trying load from nor..;" \
301 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530302 "$kernel_size; env exists secureboot " \
303 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
304 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
305 "bootm $load_addr#$board\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800306 "sd_bootcmd=echo Trying load from SD ..;" \
307 "mmcinfo; mmc read $load_addr " \
308 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530309 "env exists secureboot && mmc read $kernelheader_addr_r " \
310 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
311 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800312 "bootm $load_addr#$board\0"
313
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800314
315#undef CONFIG_BOOTCOMMAND
316#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530317#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
318 "env exists secureboot && esbc_halt;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800319#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530320#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
321 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800322#else
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530323#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
324 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800325#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530326#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800327
328/* Monitor Command Prompt */
329#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg4139b172017-03-30 09:52:38 +0530330
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800331#define CONFIG_SYS_MAXARGS 64 /* max command args */
332
333#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
334
Simon Glass457e51c2017-05-17 08:23:10 -0600335#include <asm/arch/soc.h>
336
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800337#endif /* __LS1043A_COMMON_H */