blob: e7922954de70decd088a1ae15acb504ed4ca821b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +05302/* Copyright 2013 Freescale Semiconductor, Inc.
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +05303 */
4
5#include <common.h>
Simon Glassd96c2602019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glass24b852a2015-11-08 23:47:45 -07007#include <console.h>
Simon Glassf3998fd2019-08-02 09:44:25 -06008#include <env_internal.h>
Simon Glass94133872019-12-28 10:44:45 -07009#include <init.h>
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053010#include <malloc.h>
11#include <ns16550.h>
12#include <nand.h>
13#include <i2c.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <spi_flash.h>
Tang Yuantian00233522014-11-21 11:17:16 +080017#include "../common/sleep.h"
Simon Glassea022a32016-09-24 18:20:10 -060018#include "../common/spl.h"
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053019
20DECLARE_GLOBAL_DATA_PTR;
21
22phys_size_t get_effective_memsize(void)
23{
24 return CONFIG_SYS_L3_SIZE;
25}
26
27unsigned long get_board_sys_clk(void)
28{
29 return CONFIG_SYS_CLK_FREQ;
30}
31
32unsigned long get_board_ddr_clk(void)
33{
34 return CONFIG_DDR_CLK_FREQ;
35}
36
37#define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
38void board_init_f(ulong bootflag)
39{
40 u32 plat_ratio, sys_clk, uart_clk;
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +053041#if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053042 u32 porsr1, pinctl;
Prabhakar Kushwaha31530e02014-10-29 22:33:55 +053043 u32 svr = get_svr();
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053044#endif
45 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
46
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +053047#if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
Prabhakar Kushwaha31530e02014-10-29 22:33:55 +053048 if (IS_SVR_REV(svr, 1, 0)) {
49 /*
50 * There is T1040 SoC issue where NOR, FPGA are inaccessible
51 * during NAND boot because IFC signals > IFC_AD7 are not
52 * enabled. This workaround changes RCW source to make all
53 * signals enabled.
54 */
55 porsr1 = in_be32(&gur->porsr1);
56 pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK))
57 | 0x24800000);
58 out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000),
59 pinctl);
60 }
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053061#endif
62
63 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
64 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
65
66 /* Update GD pointer */
67 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
68
Tang Yuantiance249d92014-07-23 17:27:53 +080069#ifdef CONFIG_DEEP_SLEEP
70 /* disable the console if boot from deep sleep */
Tang Yuantian00233522014-11-21 11:17:16 +080071 if (is_warm_boot())
72 fsl_dp_disable_console();
Tang Yuantiance249d92014-07-23 17:27:53 +080073#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053074 /* compiler optimization barrier needed for GCC >= 3.4 */
75 __asm__ __volatile__("" : : : "memory");
76
77 console_init_f();
78
79 /* initialize selected port with appropriate baud rate */
80 sys_clk = get_board_sys_clk();
81 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
82 uart_clk = sys_clk * plat_ratio / 2;
83
84 NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
85 uart_clk / 16 / CONFIG_BAUDRATE);
86
87 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
88}
89
90void board_init_r(gd_t *gd, ulong dest_addr)
91{
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +090092 struct bd_info *bd;
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053093
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +090094 bd = (struct bd_info *)(gd + sizeof(gd_t));
95 memset(bd, 0, sizeof(struct bd_info));
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053096 gd->bd = bd;
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053097
Simon Glasscbcbf712017-01-23 13:31:22 -070098 arch_cpu_init();
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053099 get_clocks();
100 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
101 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garged4708a2016-05-25 12:41:48 -0400102 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530103
104#ifdef CONFIG_SPL_MMC_BOOT
105 mmc_initialize(bd);
106#endif
107
108 /* relocate environment function pointers etc. */
Tom Rini8160c382019-11-18 20:02:09 -0500109#if defined(CONFIG_ENV_IS_IN_NAND) || defined(CONFIG_ENV_IS_IN_MMC) || \
110 defined(CONFIG_ENV_IS_IN_SPI_FLASH)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530111#ifdef CONFIG_SPL_NAND_BOOT
112 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -0500113 (uchar *)SPL_ENV_ADDR);
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530114#endif
115#ifdef CONFIG_SPL_MMC_BOOT
116 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -0500117 (uchar *)SPL_ENV_ADDR);
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530118#endif
119#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassea022a32016-09-24 18:20:10 -0600120 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -0500121 (uchar *)SPL_ENV_ADDR);
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530122#endif
Tom Rinia09fea12019-11-18 20:02:10 -0500123 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass203e94f2017-08-03 12:21:56 -0600124 gd->env_valid = ENV_VALID;
Tom Rini8160c382019-11-18 20:02:09 -0500125#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530126
127 i2c_init_all();
128
129 puts("\n\n");
130
Simon Glassf1683aa2017-04-06 12:47:05 -0600131 dram_init();
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530132
133#ifdef CONFIG_SPL_MMC_BOOT
134 mmc_boot();
135#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassea022a32016-09-24 18:20:10 -0600136 fsl_spi_boot();
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530137#elif defined(CONFIG_SPL_NAND_BOOT)
138 nand_boot();
139#endif
140}