blob: d734113f640ca365055c91524384dd62bd57e9ae [file] [log] [blame]
Prafulla Wadaskar205a0982009-06-29 15:25:18 +05301/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskar205a0982009-06-29 15:25:18 +05307 */
8
9#include <common.h>
10#include <asm/io.h>
Stefan Roese3dc23f72014-10-22 12:13:06 +020011#include <asm/arch/soc.h>
Chris Packham46a16bd2016-02-02 12:35:09 +130012#include <asm/arch/mpp.h>
Prafulla Wadaskar205a0982009-06-29 15:25:18 +053013#include <nand.h>
14
15/* NAND Flash Soc registers */
16struct kwnandf_registers {
17 u32 rd_params; /* 0x10418 */
18 u32 wr_param; /* 0x1041c */
19 u8 pad[0x10470 - 0x1041c - 4];
20 u32 ctrl; /* 0x10470 */
21};
22
23static struct kwnandf_registers *nf_reg =
24 (struct kwnandf_registers *)KW_NANDF_BASE;
25
Chris Packham46a16bd2016-02-02 12:35:09 +130026static u32 nand_mpp_backup[9] = { 0 };
27
Prafulla Wadaskar205a0982009-06-29 15:25:18 +053028/*
29 * hardware specific access to control-lines/bits
30 */
31#define NAND_ACTCEBOOT_BIT 0x02
32
33static void kw_nand_hwcontrol(struct mtd_info *mtd, int cmd,
34 unsigned int ctrl)
35{
36 struct nand_chip *nc = mtd->priv;
37 u32 offs;
38
39 if (cmd == NAND_CMD_NONE)
40 return;
41
42 if (ctrl & NAND_CLE)
43 offs = (1 << 0); /* Commands with A[1:0] == 01 */
44 else if (ctrl & NAND_ALE)
45 offs = (1 << 1); /* Addresses with A[1:0] == 10 */
46 else
47 return;
48
49 writeb(cmd, nc->IO_ADDR_W + offs);
50}
51
52void kw_nand_select_chip(struct mtd_info *mtd, int chip)
53{
54 u32 data;
Chris Packham46a16bd2016-02-02 12:35:09 +130055 static const u32 nand_config[] = {
56 MPP0_NF_IO2,
57 MPP1_NF_IO3,
58 MPP2_NF_IO4,
59 MPP3_NF_IO5,
60 MPP4_NF_IO6,
61 MPP5_NF_IO7,
62 MPP18_NF_IO0,
63 MPP19_NF_IO1,
64 0
65 };
66
67 if (chip >= 0)
68 kirkwood_mpp_conf(nand_config, nand_mpp_backup);
69 else
70 kirkwood_mpp_conf(nand_mpp_backup, NULL);
Prafulla Wadaskar205a0982009-06-29 15:25:18 +053071
72 data = readl(&nf_reg->ctrl);
73 data |= NAND_ACTCEBOOT_BIT;
74 writel(data, &nf_reg->ctrl);
75}
76
77int board_nand_init(struct nand_chip *nand)
78{
79 nand->options = NAND_COPYBACK | NAND_CACHEPRG | NAND_NO_PADDING;
Holger Brunck292221e2014-08-15 10:51:47 +020080#if defined(CONFIG_SYS_NAND_NO_SUBPAGE_WRITE)
81 nand->options |= NAND_NO_SUBPAGE_WRITE;
82#endif
Gerlando Falauto7070b552013-01-15 22:34:28 +000083#if defined(CONFIG_NAND_ECC_BCH)
84 nand->ecc.mode = NAND_ECC_SOFT_BCH;
85#else
Prafulla Wadaskar205a0982009-06-29 15:25:18 +053086 nand->ecc.mode = NAND_ECC_SOFT;
Gerlando Falauto7070b552013-01-15 22:34:28 +000087#endif
Prafulla Wadaskar205a0982009-06-29 15:25:18 +053088 nand->cmd_ctrl = kw_nand_hwcontrol;
Stefan Bigler15680092011-07-18 15:25:11 +020089 nand->chip_delay = 40;
Prafulla Wadaskar205a0982009-06-29 15:25:18 +053090 nand->select_chip = kw_nand_select_chip;
91 return 0;
92}