wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * This file contains the configuration parameters for the dbau1x00 board. |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | #define CONFIG_MIPS32 1 /* MIPS32 CPU core */ |
| 32 | #define CONFIG_DBAU1X00 1 |
Shinya Kuribayashi | 8bde63e | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 33 | #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */ |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 34 | |
wdenk | a2663ea | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 35 | #ifdef CONFIG_DBAU1000 |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 36 | /* Also known as Merlot */ |
Shinya Kuribayashi | 8bde63e | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 37 | #define CONFIG_SOC_AU1000 1 |
wdenk | a2663ea | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 38 | #else |
| 39 | #ifdef CONFIG_DBAU1100 |
Shinya Kuribayashi | 8bde63e | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 40 | #define CONFIG_SOC_AU1100 1 |
wdenk | a2663ea | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 41 | #else |
| 42 | #ifdef CONFIG_DBAU1500 |
Shinya Kuribayashi | 8bde63e | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 43 | #define CONFIG_SOC_AU1500 1 |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 44 | #else |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 45 | #ifdef CONFIG_DBAU1550 |
| 46 | /* Cabernet */ |
Shinya Kuribayashi | 8bde63e | 2008-06-07 20:51:56 +0900 | [diff] [blame] | 47 | #define CONFIG_SOC_AU1550 1 |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 48 | #else |
wdenk | a2663ea | 2003-12-07 18:32:37 +0000 | [diff] [blame] | 49 | #error "No valid board set" |
| 50 | #endif |
| 51 | #endif |
| 52 | #endif |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 53 | #endif |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 54 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 55 | #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */ |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 56 | |
| 57 | #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */ |
| 58 | |
| 59 | #define CONFIG_BAUDRATE 115200 |
| 60 | |
| 61 | /* valid baudrates */ |
| 62 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 63 | |
| 64 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 65 | #undef CONFIG_BOOTARGS |
| 66 | |
| 67 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 68 | "addmisc=setenv bootargs ${bootargs} " \ |
| 69 | "console=ttyS0,${baudrate} " \ |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 70 | "panic=1\0" \ |
| 71 | "bootfile=/tftpboot/vmlinux.srec\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 72 | "load=tftp 80500000 ${u-boot}\0" \ |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 73 | "" |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 74 | |
| 75 | #ifdef CONFIG_DBAU1550 |
| 76 | /* Boot from flash by default, revert to bootp */ |
| 77 | #define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm" |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 78 | #else /* CONFIG_DBAU1550 */ |
Heiko Schocher | ad88297 | 2006-04-11 14:53:29 +0200 | [diff] [blame] | 79 | #define CONFIG_BOOTCOMMAND "bootp;bootm" |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 80 | #endif /* CONFIG_DBAU1550 */ |
| 81 | |
Jon Loeliger | ab999ba | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 82 | |
| 83 | /* |
Jon Loeliger | 80ff4f9 | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 84 | * BOOTP options |
| 85 | */ |
| 86 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 87 | #define CONFIG_BOOTP_BOOTPATH |
| 88 | #define CONFIG_BOOTP_GATEWAY |
| 89 | #define CONFIG_BOOTP_HOSTNAME |
| 90 | |
| 91 | |
| 92 | /* |
Jon Loeliger | ab999ba | 2007-07-04 22:32:03 -0500 | [diff] [blame] | 93 | * Command line configuration. |
| 94 | */ |
| 95 | #include <config_cmd_default.h> |
| 96 | |
| 97 | #undef CONFIG_CMD_BDI |
| 98 | #undef CONFIG_CMD_BEDBUG |
| 99 | #undef CONFIG_CMD_ELF |
| 100 | #undef CONFIG_CMD_ENV |
| 101 | #undef CONFIG_CMD_FAT |
| 102 | #undef CONFIG_CMD_FPGA |
| 103 | #undef CONFIG_CMD_MII |
| 104 | #undef CONFIG_CMD_RUN |
| 105 | |
| 106 | |
| 107 | #ifdef CONFIG_DBAU1550 |
| 108 | |
| 109 | #define CONFIG_CMD_FLASH |
| 110 | #define CONFIG_CMD_LOADB |
| 111 | #define CONFIG_CMD_NET |
| 112 | |
| 113 | #undef CONFIG_CMD_I2C |
| 114 | #undef CONFIG_CMD_IDE |
| 115 | #undef CONFIG_CMD_NFS |
| 116 | #undef CONFIG_CMD_PCMCIA |
| 117 | |
| 118 | #else |
| 119 | |
| 120 | #define CONFIG_CMD_IDE |
| 121 | #define CONFIG_CMD_DHCP |
| 122 | |
| 123 | #undef CONFIG_CMD_FLASH |
| 124 | #undef CONFIG_CMD_LOADB |
| 125 | #undef CONFIG_CMD_LOADS |
| 126 | |
| 127 | #endif |
| 128 | |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 129 | |
| 130 | /* |
| 131 | * Miscellaneous configurable options |
| 132 | */ |
| 133 | #define CFG_LONGHELP /* undef to save memory */ |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 134 | |
| 135 | #define CFG_PROMPT "DbAu1xx0 # " /* Monitor Command Prompt */ |
| 136 | |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 137 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 138 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 139 | #define CFG_MAXARGS 16 /* max number of command args*/ |
| 140 | |
| 141 | #define CFG_MALLOC_LEN 128*1024 |
| 142 | |
| 143 | #define CFG_BOOTPARAMS_LEN 128*1024 |
| 144 | |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 145 | #define CFG_MHZ 396 |
| 146 | |
| 147 | #if (CFG_MHZ % 12) != 0 |
| 148 | #error "Invalid CPU frequency - must be multiple of 12!" |
| 149 | #endif |
| 150 | |
Shinya Kuribayashi | a55d481 | 2008-06-05 22:29:00 +0900 | [diff] [blame] | 151 | #define CFG_MIPS_TIMER_FREQ (CFG_MHZ * 1000000) |
| 152 | |
| 153 | #define CFG_HZ 1000 |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 154 | |
| 155 | #define CFG_SDRAM_BASE 0x80000000 /* Cached addr */ |
| 156 | |
| 157 | #define CFG_LOAD_ADDR 0x81000000 /* default load address */ |
| 158 | |
| 159 | #define CFG_MEMTEST_START 0x80100000 |
| 160 | #define CFG_MEMTEST_END 0x80800000 |
| 161 | |
| 162 | /*----------------------------------------------------------------------- |
| 163 | * FLASH and environment organization |
| 164 | */ |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 165 | #ifdef CONFIG_DBAU1550 |
| 166 | |
| 167 | #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 168 | #define CFG_MAX_FLASH_SECT (512) /* max number of sectors on one chip */ |
| 169 | |
| 170 | #define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */ |
| 171 | #define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */ |
| 172 | |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 173 | #else /* CONFIG_DBAU1550 */ |
| 174 | |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 175 | #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 176 | #define CFG_MAX_FLASH_SECT (128) /* max number of sectors on one chip */ |
| 177 | |
| 178 | #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */ |
| 179 | #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */ |
| 180 | |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 181 | #endif /* CONFIG_DBAU1550 */ |
| 182 | |
Heiko Schocher | ad88297 | 2006-04-11 14:53:29 +0200 | [diff] [blame] | 183 | #define CFG_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2} |
| 184 | |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 185 | #define CFG_FLASH_CFI 1 |
| 186 | #define CFG_FLASH_CFI_DRIVER 1 |
| 187 | |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 188 | /* The following #defines are needed to get flash environment right */ |
| 189 | #define CFG_MONITOR_BASE TEXT_BASE |
| 190 | #define CFG_MONITOR_LEN (192 << 10) |
| 191 | |
| 192 | #define CFG_INIT_SP_OFFSET 0x400000 |
| 193 | |
| 194 | /* We boot from this flash, selected with dip switch */ |
| 195 | #define CFG_FLASH_BASE PHYS_FLASH_2 |
| 196 | |
| 197 | /* timeout values are in ticks */ |
| 198 | #define CFG_FLASH_ERASE_TOUT (2 * CFG_HZ) /* Timeout for Flash Erase */ |
| 199 | #define CFG_FLASH_WRITE_TOUT (2 * CFG_HZ) /* Timeout for Flash Write */ |
| 200 | |
| 201 | #define CFG_ENV_IS_NOWHERE 1 |
| 202 | |
| 203 | /* Address and size of Primary Environment Sector */ |
| 204 | #define CFG_ENV_ADDR 0xB0030000 |
| 205 | #define CFG_ENV_SIZE 0x10000 |
| 206 | |
| 207 | #define CONFIG_FLASH_16BIT |
| 208 | |
| 209 | #define CONFIG_NR_DRAM_BANKS 2 |
| 210 | |
| 211 | #define CONFIG_NET_MULTI |
| 212 | |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 213 | #ifdef CONFIG_DBAU1550 |
| 214 | #define MEM_SIZE 192 |
| 215 | #else |
| 216 | #define MEM_SIZE 64 |
| 217 | #endif |
| 218 | |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 219 | #define CONFIG_MEMSIZE_IN_BYTES |
| 220 | |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 221 | #ifndef CONFIG_DBAU1550 |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 222 | /*---ATA PCMCIA ------------------------------------*/ |
| 223 | #define CFG_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */ |
| 224 | #define CFG_PCMCIA_MEM_ADDR 0x20000000 |
| 225 | #define CONFIG_PCMCIA_SLOT_A |
| 226 | |
| 227 | #define CONFIG_ATAPI 1 |
| 228 | #define CONFIG_MAC_PARTITION 1 |
| 229 | |
| 230 | /* We run CF in "true ide" mode or a harddrive via pcmcia */ |
| 231 | #define CONFIG_IDE_PCMCIA 1 |
| 232 | |
| 233 | /* We only support one slot for now */ |
| 234 | #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 235 | #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
| 236 | |
| 237 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 238 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 239 | |
| 240 | #define CFG_ATA_IDE0_OFFSET 0x0000 |
| 241 | |
| 242 | #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR |
| 243 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 244 | /* Offset for data I/O */ |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 245 | #define CFG_ATA_DATA_OFFSET 8 |
| 246 | |
| 247 | /* Offset for normal register accesses */ |
| 248 | #define CFG_ATA_REG_OFFSET 0 |
| 249 | |
| 250 | /* Offset for alternate registers */ |
| 251 | #define CFG_ATA_ALT_OFFSET 0x0100 |
wdenk | ff36fd8 | 2005-01-09 22:28:56 +0000 | [diff] [blame] | 252 | #endif /* CONFIG_DBAU1550 */ |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 253 | |
| 254 | /*----------------------------------------------------------------------- |
| 255 | * Cache Configuration |
| 256 | */ |
| 257 | #define CFG_DCACHE_SIZE 16384 |
| 258 | #define CFG_ICACHE_SIZE 16384 |
| 259 | #define CFG_CACHELINE_SIZE 32 |
| 260 | |
wdenk | 5da627a | 2003-10-09 20:09:04 +0000 | [diff] [blame] | 261 | #endif /* __CONFIG_H */ |