blob: 7ae958211e88e3f02e714ae4b215a4621204a53d [file] [log] [blame]
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +05301/*
2 * SPI flash operations
3 *
4 * Copyright (C) 2008 Atmel Corporation
5 * Copyright (C) 2010 Reinhard Meyer, EMK Elektronik
6 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
7 *
Jagannadha Sutradharudu Teki0c88a842013-10-10 22:32:55 +05308 * SPDX-License-Identifier: GPL-2.0+
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +05309 */
10
11#include <common.h>
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +053012#include <malloc.h>
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +053013#include <spi.h>
14#include <spi_flash.h>
15#include <watchdog.h>
16
Jagannadha Sutradharudu Teki898e76c2013-09-26 16:00:15 +053017#include "sf_internal.h"
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +053018
19static void spi_flash_addr(u32 addr, u8 *cmd)
20{
21 /* cmd[0] is actual command */
22 cmd[1] = addr >> 16;
23 cmd[2] = addr >> 8;
24 cmd[3] = addr >> 0;
25}
26
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053027int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs)
28{
29 int ret;
30 u8 cmd;
31
32 cmd = CMD_READ_STATUS;
33 ret = spi_flash_read_common(flash, &cmd, 1, rs, 1);
34 if (ret < 0) {
35 debug("SF: fail to read status register\n");
36 return ret;
37 }
38
39 return 0;
40}
41
Jagannadha Sutradharudu Teki2ba863f2014-01-12 21:38:21 +053042int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws)
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +053043{
44 u8 cmd;
45 int ret;
46
47 cmd = CMD_WRITE_STATUS;
Jagannadha Sutradharudu Teki2ba863f2014-01-12 21:38:21 +053048 ret = spi_flash_write_common(flash, &cmd, 1, &ws, 1);
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +053049 if (ret < 0) {
50 debug("SF: fail to write status register\n");
51 return ret;
52 }
53
54 return 0;
55}
56
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053057#if defined(CONFIG_SPI_FLASH_SPANSION) || defined(CONFIG_SPI_FLASH_WINBOND)
58int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc)
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053059{
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053060 int ret;
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053061 u8 cmd;
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053062
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053063 cmd = CMD_READ_CONFIG;
64 ret = spi_flash_read_common(flash, &cmd, 1, rc, 1);
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053065 if (ret < 0) {
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053066 debug("SF: fail to read config register\n");
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053067 return ret;
68 }
69
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053070 return 0;
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053071}
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053072
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053073int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc)
Jagannadha Sutradharudu Teki6cba6fd2013-12-23 15:47:48 +053074{
75 u8 data[2];
76 u8 cmd;
77 int ret;
78
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053079 ret = spi_flash_cmd_read_status(flash, &data[0]);
80 if (ret < 0)
Jagannadha Sutradharudu Teki6cba6fd2013-12-23 15:47:48 +053081 return ret;
Jagannadha Sutradharudu Teki6cba6fd2013-12-23 15:47:48 +053082
83 cmd = CMD_WRITE_STATUS;
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053084 data[1] = wc;
Jagannadha Sutradharudu Teki6cba6fd2013-12-23 15:47:48 +053085 ret = spi_flash_write_common(flash, &cmd, 1, &data, 2);
86 if (ret) {
87 debug("SF: fail to write config register\n");
88 return ret;
89 }
90
91 return 0;
92}
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053093#endif
94
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +053095#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki532f2f12013-08-28 14:57:03 +053096static int spi_flash_cmd_bankaddr_write(struct spi_flash *flash, u8 bank_sel)
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +053097{
98 u8 cmd;
99 int ret;
100
101 if (flash->bank_curr == bank_sel) {
102 debug("SF: not require to enable bank%d\n", bank_sel);
103 return 0;
104 }
105
106 cmd = flash->bank_write_cmd;
107 ret = spi_flash_write_common(flash, &cmd, 1, &bank_sel, 1);
108 if (ret < 0) {
109 debug("SF: fail to write bank register\n");
110 return ret;
111 }
112 flash->bank_curr = bank_sel;
113
114 return 0;
115}
Jagannadha Sutradharudu Teki6152dd12013-10-08 23:26:47 +0530116
117static int spi_flash_bank(struct spi_flash *flash, u32 offset)
118{
119 u8 bank_sel;
120 int ret;
121
122 bank_sel = offset / SPI_FLASH_16MB_BOUN;
123
124 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
125 if (ret) {
126 debug("SF: fail to set bank%d\n", bank_sel);
127 return ret;
128 }
129
Jagannadha Sutradharudu Tekiab922242014-01-11 16:57:07 +0530130 return bank_sel;
Jagannadha Sutradharudu Teki6152dd12013-10-08 23:26:47 +0530131}
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530132#endif
133
134int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout)
135{
136 struct spi_slave *spi = flash->spi;
137 unsigned long timebase;
138 int ret;
139 u8 status;
140 u8 check_status = 0x0;
141 u8 poll_bit = STATUS_WIP;
142 u8 cmd = flash->poll_cmd;
143
144 if (cmd == CMD_FLAG_STATUS) {
145 poll_bit = STATUS_PEC;
146 check_status = poll_bit;
147 }
148
149 ret = spi_xfer(spi, 8, &cmd, NULL, SPI_XFER_BEGIN);
150 if (ret) {
151 debug("SF: fail to read %s status register\n",
152 cmd == CMD_READ_STATUS ? "read" : "flag");
153 return ret;
154 }
155
156 timebase = get_timer(0);
157 do {
158 WATCHDOG_RESET();
159
160 ret = spi_xfer(spi, 8, NULL, &status, 0);
161 if (ret)
162 return -1;
163
164 if ((status & poll_bit) == check_status)
165 break;
166
167 } while (get_timer(timebase) < timeout);
168
169 spi_xfer(spi, 0, NULL, NULL, SPI_XFER_END);
170
171 if ((status & poll_bit) == check_status)
172 return 0;
173
174 /* Timed out */
175 debug("SF: time out!\n");
176 return -1;
177}
178
179int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
180 size_t cmd_len, const void *buf, size_t buf_len)
181{
182 struct spi_slave *spi = flash->spi;
183 unsigned long timeout = SPI_FLASH_PROG_TIMEOUT;
184 int ret;
185
186 if (buf == NULL)
187 timeout = SPI_FLASH_PAGE_ERASE_TIMEOUT;
188
189 ret = spi_claim_bus(flash->spi);
190 if (ret) {
191 debug("SF: unable to claim SPI bus\n");
192 return ret;
193 }
194
195 ret = spi_flash_cmd_write_enable(flash);
196 if (ret < 0) {
197 debug("SF: enabling write failed\n");
198 return ret;
199 }
200
201 ret = spi_flash_cmd_write(spi, cmd, cmd_len, buf, buf_len);
202 if (ret < 0) {
203 debug("SF: write cmd failed\n");
204 return ret;
205 }
206
207 ret = spi_flash_cmd_wait_ready(flash, timeout);
208 if (ret < 0) {
209 debug("SF: write %s timed out\n",
210 timeout == SPI_FLASH_PROG_TIMEOUT ?
211 "program" : "page erase");
212 return ret;
213 }
214
215 spi_release_bus(spi);
216
217 return ret;
218}
219
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530220int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len)
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530221{
222 u32 erase_size;
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +0530223 u8 cmd[SPI_FLASH_CMD_LEN];
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530224 int ret = -1;
225
Jagannadha Sutradharudu Tekif4f51a82013-10-02 19:36:58 +0530226 erase_size = flash->erase_size;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530227 if (offset % erase_size || len % erase_size) {
228 debug("SF: Erase offset/length not multiple of erase size\n");
229 return -1;
230 }
231
Jagannadha Sutradharudu Tekif4f51a82013-10-02 19:36:58 +0530232 cmd[0] = flash->erase_cmd;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530233 while (len) {
234#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki6152dd12013-10-08 23:26:47 +0530235 ret = spi_flash_bank(flash, offset);
236 if (ret < 0)
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530237 return ret;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530238#endif
239 spi_flash_addr(offset, cmd);
240
241 debug("SF: erase %2x %2x %2x %2x (%x)\n", cmd[0], cmd[1],
242 cmd[2], cmd[3], offset);
243
244 ret = spi_flash_write_common(flash, cmd, sizeof(cmd), NULL, 0);
245 if (ret < 0) {
246 debug("SF: erase failed\n");
247 break;
248 }
249
250 offset += erase_size;
251 len -= erase_size;
252 }
253
254 return ret;
255}
256
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530257int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530258 size_t len, const void *buf)
259{
260 unsigned long byte_addr, page_size;
261 size_t chunk_len, actual;
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +0530262 u8 cmd[SPI_FLASH_CMD_LEN];
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530263 int ret = -1;
264
265 page_size = flash->page_size;
266
Jagannadha Sutradharudu Teki3163aaa2014-01-11 15:13:11 +0530267 cmd[0] = flash->write_cmd;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530268 for (actual = 0; actual < len; actual += chunk_len) {
269#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki6152dd12013-10-08 23:26:47 +0530270 ret = spi_flash_bank(flash, offset);
271 if (ret < 0)
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530272 return ret;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530273#endif
274 byte_addr = offset % page_size;
275 chunk_len = min(len - actual, page_size - byte_addr);
276
277 if (flash->spi->max_write_size)
278 chunk_len = min(chunk_len, flash->spi->max_write_size);
279
280 spi_flash_addr(offset, cmd);
281
Jagannadha Sutradharudu Teki2ba863f2014-01-12 21:38:21 +0530282 debug("SF: 0x%p => cmd = { 0x%02x 0x%02x%02x%02x } chunk_len = %zu\n",
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530283 buf + actual, cmd[0], cmd[1], cmd[2], cmd[3], chunk_len);
284
285 ret = spi_flash_write_common(flash, cmd, sizeof(cmd),
286 buf + actual, chunk_len);
287 if (ret < 0) {
288 debug("SF: write failed\n");
289 break;
290 }
291
292 offset += chunk_len;
293 }
294
295 return ret;
296}
297
298int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
299 size_t cmd_len, void *data, size_t data_len)
300{
301 struct spi_slave *spi = flash->spi;
302 int ret;
303
304 ret = spi_claim_bus(flash->spi);
305 if (ret) {
306 debug("SF: unable to claim SPI bus\n");
307 return ret;
308 }
309
310 ret = spi_flash_cmd_read(spi, cmd, cmd_len, data, data_len);
311 if (ret < 0) {
312 debug("SF: read cmd failed\n");
313 return ret;
314 }
315
316 spi_release_bus(spi);
317
318 return ret;
319}
320
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530321int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530322 size_t len, void *data)
323{
Jagannadha Sutradharudu Tekiab922242014-01-11 16:57:07 +0530324 u8 *cmd, cmdsz;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530325 u32 remain_len, read_len;
Jagannadha Sutradharudu Tekiab922242014-01-11 16:57:07 +0530326 int bank_sel = 0;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530327 int ret = -1;
328
329 /* Handle memory-mapped SPI */
330 if (flash->memory_map) {
Poddar, Souravac5cce32013-11-14 21:01:15 +0530331 ret = spi_claim_bus(flash->spi);
332 if (ret) {
333 debug("SF: unable to claim SPI bus\n");
334 return ret;
335 }
Poddar, Sourav004f15b2013-10-07 15:53:01 +0530336 spi_xfer(flash->spi, 0, NULL, NULL, SPI_XFER_MMAP);
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530337 memcpy(data, flash->memory_map + offset, len);
Poddar, Sourav004f15b2013-10-07 15:53:01 +0530338 spi_xfer(flash->spi, 0, NULL, NULL, SPI_XFER_MMAP_END);
Poddar, Souravac5cce32013-11-14 21:01:15 +0530339 spi_release_bus(flash->spi);
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530340 return 0;
341 }
342
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +0530343 cmdsz = SPI_FLASH_CMD_LEN + flash->dummy_byte;
344 cmd = malloc(cmdsz);
345 memset(cmd, 0, cmdsz);
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530346
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +0530347 cmd[0] = flash->read_cmd;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530348 while (len) {
349#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Tekiab922242014-01-11 16:57:07 +0530350 bank_sel = spi_flash_bank(flash, offset);
351 if (bank_sel < 0)
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530352 return ret;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530353#endif
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +0530354 remain_len = (SPI_FLASH_16MB_BOUN * (bank_sel + 1)) - offset;
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530355 if (len < remain_len)
356 read_len = len;
357 else
358 read_len = remain_len;
359
360 spi_flash_addr(offset, cmd);
361
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +0530362 ret = spi_flash_read_common(flash, cmd, cmdsz, data, read_len);
Jagannadha Sutradharudu Teki4d5e29a2013-08-29 19:01:56 +0530363 if (ret < 0) {
364 debug("SF: read failed\n");
365 break;
366 }
367
368 offset += read_len;
369 len -= read_len;
370 data += read_len;
371 }
372
373 return ret;
374}
Jagannadha Sutradharudu Teki10ca45d2013-10-02 19:34:53 +0530375
376#ifdef CONFIG_SPI_FLASH_SST
377static int sst_byte_write(struct spi_flash *flash, u32 offset, const void *buf)
378{
379 int ret;
380 u8 cmd[4] = {
381 CMD_SST_BP,
382 offset >> 16,
383 offset >> 8,
384 offset,
385 };
386
387 debug("BP[%02x]: 0x%p => cmd = { 0x%02x 0x%06x }\n",
388 spi_w8r8(flash->spi, CMD_READ_STATUS), buf, cmd[0], offset);
389
390 ret = spi_flash_cmd_write_enable(flash);
391 if (ret)
392 return ret;
393
394 ret = spi_flash_cmd_write(flash->spi, cmd, sizeof(cmd), buf, 1);
395 if (ret)
396 return ret;
397
398 return spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
399}
400
401int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
402 const void *buf)
403{
404 size_t actual, cmd_len;
405 int ret;
406 u8 cmd[4];
407
408 ret = spi_claim_bus(flash->spi);
409 if (ret) {
410 debug("SF: Unable to claim SPI bus\n");
411 return ret;
412 }
413
414 /* If the data is not word aligned, write out leading single byte */
415 actual = offset % 2;
416 if (actual) {
417 ret = sst_byte_write(flash, offset, buf);
418 if (ret)
419 goto done;
420 }
421 offset += actual;
422
423 ret = spi_flash_cmd_write_enable(flash);
424 if (ret)
425 goto done;
426
427 cmd_len = 4;
428 cmd[0] = CMD_SST_AAI_WP;
429 cmd[1] = offset >> 16;
430 cmd[2] = offset >> 8;
431 cmd[3] = offset;
432
433 for (; actual < len - 1; actual += 2) {
434 debug("WP[%02x]: 0x%p => cmd = { 0x%02x 0x%06x }\n",
435 spi_w8r8(flash->spi, CMD_READ_STATUS), buf + actual,
436 cmd[0], offset);
437
438 ret = spi_flash_cmd_write(flash->spi, cmd, cmd_len,
439 buf + actual, 2);
440 if (ret) {
441 debug("SF: sst word program failed\n");
442 break;
443 }
444
445 ret = spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
446 if (ret)
447 break;
448
449 cmd_len = 1;
450 offset += 2;
451 }
452
453 if (!ret)
454 ret = spi_flash_cmd_write_disable(flash);
455
456 /* If there is a single trailing byte, write it out */
457 if (!ret && actual != len)
458 ret = sst_byte_write(flash, offset, buf + actual);
459
460 done:
461 debug("SF: sst: program %s %zu bytes @ 0x%zx\n",
462 ret ? "failure" : "success", len, offset - actual);
463
464 spi_release_bus(flash->spi);
465 return ret;
466}
467#endif