blob: b24f6eea2f97d7e2c0b444f199ab714ef19f7280 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 *
10 * Configuration settings for the MUSENKI board.
11 *
12 */
13
14/* ------------------------------------------------------------------------- */
15
16/*
17 * board/config.h - configuration options, board specific
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/*
24 * High Level Configuration Options
25 * (easy to change)
26 */
27
28#define CONFIG_MPC824X 1
29#define CONFIG_MPC8245 1
30#define CONFIG_MUSENKI 1
31
Wolfgang Denk2ae18242010-10-06 09:05:45 +020032#define CONFIG_SYS_TEXT_BASE 0xFFF00000
wdenkc6097192002-11-03 00:24:07 +000033
34#define CONFIG_CONS_INDEX 1
35#define CONFIG_BAUDRATE 9600
wdenkc6097192002-11-03 00:24:07 +000036
37#define CONFIG_BOOTDELAY 5
38
wdenkc6097192002-11-03 00:24:07 +000039
Jon Loeliger8353e132007-07-08 14:14:17 -050040/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050041 * BOOTP options
42 */
43#define CONFIG_BOOTP_BOOTFILESIZE
44#define CONFIG_BOOTP_BOOTPATH
45#define CONFIG_BOOTP_GATEWAY
46#define CONFIG_BOOTP_HOSTNAME
47
48
49/*
Jon Loeliger8353e132007-07-08 14:14:17 -050050 * Command line configuration.
51 */
52#include <config_cmd_default.h>
wdenkc6097192002-11-03 00:24:07 +000053
54
55/*
56 * Miscellaneous configurable options
57 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#undef CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000060
61/* Print Buffer Size
62 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
64#define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
65#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
66#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkc6097192002-11-03 00:24:07 +000067
68/*-----------------------------------------------------------------------
69 * PCI stuff
70 *-----------------------------------------------------------------------
71 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020072#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +000073#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +000074#undef CONFIG_PCI_PNP
75
wdenkc6097192002-11-03 00:24:07 +000076
77#define CONFIG_TULIP
78
79#define PCI_ENET0_IOADDR 0x80000000
80#define PCI_ENET0_MEMADDR 0x80000000
81#define PCI_ENET1_IOADDR 0x81000000
82#define PCI_ENET1_MEMADDR 0x81000000
83
84
85/*-----------------------------------------------------------------------
86 * Start addresses for the final memory configuration
87 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +000089 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkc6097192002-11-03 00:24:07 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank on RCS#0 */
93#define CONFIG_SYS_FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank on RCS#1 */
94#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE0_PRELIM
wdenkc6097192002-11-03 00:24:07 +000095
96/* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
97 * reset vector is actually located at FFB00100, but the 8245
98 * takes care of us.
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkc6097192002-11-03 00:24:07 +0000103
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200104#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
106#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000110
111 /* Maximum amount of RAM.
112 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_MAX_RAM_SIZE 0x08000000 /* 0 .. 128 MB of (S)DRAM */
wdenkc6097192002-11-03 00:24:07 +0000114
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
117#undef CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000118#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000120#endif
121
122/*
123 * NS16550 Configuration
124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_NS16550
126#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000129
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenkc6097192002-11-03 00:24:07 +0000131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
133#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
wdenkc6097192002-11-03 00:24:07 +0000134
135/*-----------------------------------------------------------------------
136 * Definitions for initial stack pointer and data area
137 */
138
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200139/* #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200141#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200142#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000143
144
145/*
146 * Low Level Configuration Settings
147 * (address mappings, register initial values, etc.)
148 * You should know what you are doing if you make changes here.
149 * For the detail description refer to the MPC8240 user's manual.
150 */
151
152#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +0000153
154 /* Bit-field values for MCCR1.
155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_ROMNAL 7
157#define CONFIG_SYS_ROMFAL 11
158#define CONFIG_SYS_DBUS_SIZE 0x3
wdenkc6097192002-11-03 00:24:07 +0000159
160 /* Bit-field values for MCCR2.
161 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */
163#define CONFIG_SYS_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
wdenkc6097192002-11-03 00:24:07 +0000164
165 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_BSTOPRE 121
wdenkc6097192002-11-03 00:24:07 +0000168
169 /* Bit-field values for MCCR3.
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
wdenkc6097192002-11-03 00:24:07 +0000172
173 /* Bit-field values for MCCR4.
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval FIXME: was 2 */
176#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
177#define CONFIG_SYS_ACTORW 3 /* FIXME was 2 */
178#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
179#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
180#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
181#define CONFIG_SYS_EXTROM 1
182#define CONFIG_SYS_REGDIMM 0
wdenkc6097192002-11-03 00:24:07 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
wdenkc6097192002-11-03 00:24:07 +0000185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
wdenkc6097192002-11-03 00:24:07 +0000187
188/* Memory bank settings.
189 * Only bits 20-29 are actually used from these vales to set the
190 * start/end addresses. The upper two bits will always be 0, and the lower
191 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
192 * address. Refer to the MPC8240 book.
193 */
194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_BANK0_START 0x00000000
196#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
197#define CONFIG_SYS_BANK0_ENABLE 1
198#define CONFIG_SYS_BANK1_START 0x3ff00000
199#define CONFIG_SYS_BANK1_END 0x3fffffff
200#define CONFIG_SYS_BANK1_ENABLE 0
201#define CONFIG_SYS_BANK2_START 0x3ff00000
202#define CONFIG_SYS_BANK2_END 0x3fffffff
203#define CONFIG_SYS_BANK2_ENABLE 0
204#define CONFIG_SYS_BANK3_START 0x3ff00000
205#define CONFIG_SYS_BANK3_END 0x3fffffff
206#define CONFIG_SYS_BANK3_ENABLE 0
207#define CONFIG_SYS_BANK4_START 0x3ff00000
208#define CONFIG_SYS_BANK4_END 0x3fffffff
209#define CONFIG_SYS_BANK4_ENABLE 0
210#define CONFIG_SYS_BANK5_START 0x3ff00000
211#define CONFIG_SYS_BANK5_END 0x3fffffff
212#define CONFIG_SYS_BANK5_ENABLE 0
213#define CONFIG_SYS_BANK6_START 0x3ff00000
214#define CONFIG_SYS_BANK6_END 0x3fffffff
215#define CONFIG_SYS_BANK6_ENABLE 0
216#define CONFIG_SYS_BANK7_START 0x3ff00000
217#define CONFIG_SYS_BANK7_END 0x3fffffff
218#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_ODCR 0xff
wdenkc6097192002-11-03 00:24:07 +0000221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
223#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
226#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
229#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
232#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
235#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
236#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
237#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
238#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
239#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
240#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
241#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000242
243/*
244 * For booting Linux, the board info and command line data
245 * have to be in the first 8 MB of memory, since this is
246 * the maximum mapped by the Linux kernel during initialization.
247 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000249
250/*-----------------------------------------------------------------------
251 * FLASH organization
252 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* Max number of flash banks */
254#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors per flash */
wdenkc6097192002-11-03 00:24:07 +0000255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
257#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000258
259
260 /* Warining: environment is not EMBEDDED in the U-Boot code.
261 * It's stored in flash separately.
262 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200263#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200264#define CONFIG_ENV_ADDR 0xFFFF0000
265#define CONFIG_ENV_SIZE 0x00010000 /* Size of the Environment */
266#define CONFIG_ENV_SECT_SIZE 0x20000 /* Size of the Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000267
268/*-----------------------------------------------------------------------
269 * Cache Configuration
270 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger8353e132007-07-08 14:14:17 -0500272#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000274#endif
275
wdenkc6097192002-11-03 00:24:07 +0000276#endif /* __CONFIG_H */