blob: 524a10fc95a8b0b0151e05c15d0c42f391233a1d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Gala9490a7f2008-07-25 13:31:05 -05002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05004 */
5
6/*
7 * mpc8536ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Galac7e1a432010-05-21 04:14:49 -050013#include "../board/freescale/common/ics307_clk.h"
14
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020015#ifdef CONFIG_SDCARD
Mingkai Hue40ac482009-09-23 15:20:38 +080016#define CONFIG_RAMBOOT_SDCARD 1
Kumar Gala7a577fd2011-01-12 02:48:53 -060017#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hue40ac482009-09-23 15:20:38 +080018#endif
19
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020020#ifdef CONFIG_SPIFLASH
Mingkai Hue40ac482009-09-23 15:20:38 +080021#define CONFIG_RAMBOOT_SPIFLASH 1
Kumar Gala7a577fd2011-01-12 02:48:53 -060022#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#endif
24
Kumar Gala7a577fd2011-01-12 02:48:53 -060025#ifndef CONFIG_RESET_VECTOR_ADDRESS
26#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
27#endif
28
Haiying Wang96196a12010-11-10 15:37:13 -050029#ifndef CONFIG_SYS_MONITOR_BASE
30#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
31#endif
32
Kumar Gala9490a7f2008-07-25 13:31:05 -050033#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040034#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
35#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
36#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala9490a7f2008-07-25 13:31:05 -050037#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000038#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala9490a7f2008-07-25 13:31:05 -050039#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050040#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050041
Kumar Gala9490a7f2008-07-25 13:31:05 -050042
Kumar Gala9490a7f2008-07-25 13:31:05 -050043#define CONFIG_ENV_OVERWRITE
44
Kumar Galac7e1a432010-05-21 04:14:49 -050045#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
46#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Gala9490a7f2008-07-25 13:31:05 -050047#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala9490a7f2008-07-25 13:31:05 -050048
49/*
50 * These can be toggled for performance analysis, otherwise use default.
51 */
52#define CONFIG_L2_CACHE /* toggle L2 cache */
53#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050054
55#define CONFIG_ENABLE_36BIT_PHYS 1
56
Kumar Gala337f9fd2009-07-30 15:54:07 -050057#ifdef CONFIG_PHYS_64BIT
58#define CONFIG_ADDR_MAP 1
59#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
60#endif
61
Mingkai Hu07355702009-09-23 15:19:32 +080062#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
63#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -050064
65/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080066 * Config the L2 Cache as L2 SRAM
67 */
68#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
69#ifdef CONFIG_PHYS_64BIT
70#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
71#else
72#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
73#endif
74#define CONFIG_SYS_L2_SIZE (512 << 10)
75#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
76
Timur Tabie46fedf2011-08-04 18:03:41 -050077#define CONFIG_SYS_CCSRBAR 0xffe00000
78#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala9490a7f2008-07-25 13:31:05 -050079
Kumar Gala8d22ddc2011-11-09 09:10:49 -060080#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050081#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080082#endif
83
Kumar Gala9490a7f2008-07-25 13:31:05 -050084/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -050085#define CONFIG_VERY_BIG_RAM
Kumar Gala9490a7f2008-07-25 13:31:05 -050086#undef CONFIG_FSL_DDR_INTERACTIVE
87#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
88#define CONFIG_DDR_SPD
Kumar Gala9490a7f2008-07-25 13:31:05 -050089
Dave Liu9b0ad1b2008-10-28 17:53:38 +080090#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -050091#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
94#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -050095
Kumar Gala9490a7f2008-07-25 13:31:05 -050096#define CONFIG_DIMM_SLOTS_PER_CTLR 1
97#define CONFIG_CHIP_SELECTS_PER_CTRL 2
98
99/* I2C addresses of SPD EEPROMs */
100#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500102
103/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +0800104#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800106#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_TIMING_3 0x00000000
108#define CONFIG_SYS_DDR_TIMING_0 0x00260802
109#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
110#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
111#define CONFIG_SYS_DDR_MODE_1 0x00480432
112#define CONFIG_SYS_DDR_MODE_2 0x00000000
113#define CONFIG_SYS_DDR_INTERVAL 0x06180100
114#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
115#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
116#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
117#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800118#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
122#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
123#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500124
Kumar Gala9490a7f2008-07-25 13:31:05 -0500125/* Make sure required options are set */
126#ifndef CONFIG_SPD_EEPROM
127#error ("CONFIG_SPD_EEPROM is required")
128#endif
129
130#undef CONFIG_CLOCKS_IN_MHZ
131
Kumar Gala9490a7f2008-07-25 13:31:05 -0500132/*
133 * Memory map -- xxx -this is wrong, needs updating
134 *
135 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
136 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
137 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
138 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
139 *
140 * Localbus cacheable (TBD)
141 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
142 *
143 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500144 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500145 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500146 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500147 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
148 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
149 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
150 */
151
152/*
153 * Local Bus Definitions
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500156#ifdef CONFIG_PHYS_64BIT
157#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
158#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600159#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500160#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500161
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800162#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000163 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800164#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500165
Mingkai Hu07355702009-09-23 15:19:32 +0800166#define CONFIG_SYS_BR1_PRELIM \
167 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
168 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600169#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500170
Mingkai Hu07355702009-09-23 15:19:32 +0800171#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
172 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500174#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
175
Mingkai Hu07355702009-09-23 15:19:32 +0800176#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
177#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800179#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
180#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500181
Masahiro Yamada02344462014-06-04 10:26:50 +0900182#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800183#define CONFIG_SYS_RAMBOOT
184#else
185#undef CONFIG_SYS_RAMBOOT
186#endif
187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_EMPTY_INFO
189#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500190
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000191#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500192#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
193#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500194#ifdef CONFIG_PHYS_64BIT
195#define PIXIS_BASE_PHYS 0xfffdf0000ull
196#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600197#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500198#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500199
Kumar Gala52b565f2008-12-02 14:19:33 -0600200#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800201#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500202
203#define PIXIS_ID 0x0 /* Board ID at offset 0 */
204#define PIXIS_VER 0x1 /* Board version at offset 1 */
205#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
206#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
207#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
208#define PIXIS_PWR 0x5 /* PIXIS Power status register */
209#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
210#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
211#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
212#define PIXIS_VCTL 0x10 /* VELA Control Register */
213#define PIXIS_VSTAT 0x11 /* VELA Status Register */
214#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
215#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
216#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
217#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500218#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
219#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
220#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
221#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
222#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
223#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
224#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500225#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
226#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
227#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
228#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
229#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
230#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
231#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
232#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
233#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
234#define PIXIS_VWATCH 0x24 /* Watchdog Register */
235#define PIXIS_LED 0x25 /* LED Register */
236
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800237#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
238
Kumar Gala9490a7f2008-07-25 13:31:05 -0500239/* old pixis referenced names */
240#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
241#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock509e19c2011-02-25 16:20:11 -0600242#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Gala9490a7f2008-07-25 13:31:05 -0500243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_INIT_RAM_LOCK 1
245#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200246#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500247
Mingkai Hu07355702009-09-23 15:19:32 +0800248#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200249 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500251
Mingkai Hu07355702009-09-23 15:19:32 +0800252#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
253#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500254
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800255#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500256#define CONFIG_SYS_NAND_BASE 0xffa00000
257#ifdef CONFIG_PHYS_64BIT
258#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
259#else
260#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
261#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800262#else
263#define CONFIG_SYS_NAND_BASE 0xfff00000
264#ifdef CONFIG_PHYS_64BIT
265#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
266#else
267#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
268#endif
269#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500270#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
271 CONFIG_SYS_NAND_BASE + 0x40000, \
272 CONFIG_SYS_NAND_BASE + 0x80000, \
273 CONFIG_SYS_NAND_BASE + 0xC0000}
274#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500275#define CONFIG_NAND_FSL_ELBC 1
276#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
277
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800278/* NAND boot: 4K NAND loader config */
279#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangc6e8f492014-02-13 09:03:02 +0800280#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800281#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
282#define CONFIG_SYS_NAND_U_BOOT_START \
283 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
284#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
285#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
286#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
287
Jason Jinc57fc282008-10-31 05:07:04 -0500288/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500289#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800290 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
291 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
292 | BR_PS_8 /* Port Size = 8 bit */ \
293 | BR_MS_FCM /* MSEL = FCM */ \
294 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500295#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu07355702009-09-23 15:19:32 +0800296 | OR_FCM_PGS /* Large Page*/ \
297 | OR_FCM_CSCT \
298 | OR_FCM_CST \
299 | OR_FCM_CHT \
300 | OR_FCM_SCY_1 \
301 | OR_FCM_TRLX \
302 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500303
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800304#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
305#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500306#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
307#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500308
Mingkai Hu07355702009-09-23 15:19:32 +0800309#define CONFIG_SYS_BR4_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000310 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800311 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
312 | BR_PS_8 /* Port Size = 8 bit */ \
313 | BR_MS_FCM /* MSEL = FCM */ \
314 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500315#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800316#define CONFIG_SYS_BR5_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000317 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800318 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
319 | BR_PS_8 /* Port Size = 8 bit */ \
320 | BR_MS_FCM /* MSEL = FCM */ \
321 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500322#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500323
Mingkai Hu07355702009-09-23 15:19:32 +0800324#define CONFIG_SYS_BR6_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000325 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800326 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
327 | BR_PS_8 /* Port Size = 8 bit */ \
328 | BR_MS_FCM /* MSEL = FCM */ \
329 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500330#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500331
Kumar Gala9490a7f2008-07-25 13:31:05 -0500332/* Serial Port - controlled on board with jumper J8
333 * open - index 2
334 * shorted - index 1
335 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_NS16550_SERIAL
337#define CONFIG_SYS_NS16550_REG_SIZE 1
338#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500339#ifdef CONFIG_NAND_SPL
340#define CONFIG_NS16550_MIN_FUNCTIONS
341#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500342
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500344 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
345
Mingkai Hu07355702009-09-23 15:19:32 +0800346#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
347#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500348
Kumar Gala9490a7f2008-07-25 13:31:05 -0500349/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500350 * I2C
351 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200352#define CONFIG_SYS_I2C
353#define CONFIG_SYS_I2C_FSL
354#define CONFIG_SYS_FSL_I2C_SPEED 400000
355#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
356#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
357#define CONFIG_SYS_FSL_I2C2_SPEED 400000
358#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
359#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
360#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500361
362/*
363 * I2C2 EEPROM
364 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200365#define CONFIG_ID_EEPROM
366#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500368#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
370#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
371#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500372
373/*
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700374 * eSPI - Enhanced SPI
375 */
376#define CONFIG_HARD_SPI
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700377
378#if defined(CONFIG_SPI_FLASH)
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700379#define CONFIG_SF_DEFAULT_SPEED 10000000
380#define CONFIG_SF_DEFAULT_MODE 0
381#endif
382
383/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500384 * General PCI
385 * Memory space is mapped 1-1, but I/O space must start from 0.
386 */
387
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600388#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500389#ifdef CONFIG_PHYS_64BIT
390#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
391#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
392#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600393#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
394#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500395#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500397#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
398#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
399#ifdef CONFIG_PHYS_64BIT
400#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
401#else
402#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
403#endif
404#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500405
406/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600407#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600408#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500409#ifdef CONFIG_PHYS_64BIT
410#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
411#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
412#else
Kumar Gala10795f42008-12-02 16:08:36 -0600413#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600414#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500415#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600417#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500418#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
419#ifdef CONFIG_PHYS_64BIT
420#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
421#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500423#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500425
426/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600427#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600428#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500429#ifdef CONFIG_PHYS_64BIT
430#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
431#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
432#else
Kumar Gala10795f42008-12-02 16:08:36 -0600433#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600434#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500435#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600437#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500438#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
439#ifdef CONFIG_PHYS_64BIT
440#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
441#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500443#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500445
446/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600447#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600448#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500449#ifdef CONFIG_PHYS_64BIT
450#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
451#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
452#else
Kumar Gala10795f42008-12-02 16:08:36 -0600453#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600454#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500455#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600457#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500458#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
459#ifdef CONFIG_PHYS_64BIT
460#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
461#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500463#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500465
466#if defined(CONFIG_PCI)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500467/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600468#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500469
470/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600471/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500472
473/* video */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500474
475#if defined(CONFIG_VIDEO)
476#define CONFIG_BIOSEMU
Kumar Gala9490a7f2008-07-25 13:31:05 -0500477#define CONFIG_ATI_RADEON_FB
478#define CONFIG_VIDEO_LOGO
Kumar Galaaca5f012008-12-02 16:08:40 -0600479#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500480#endif
481
482#undef CONFIG_EEPRO100
483#undef CONFIG_TULIP
Kumar Gala9490a7f2008-07-25 13:31:05 -0500484
Kumar Gala9490a7f2008-07-25 13:31:05 -0500485#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600486 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
487 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500488 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
489#endif
490
491#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
492
493#endif /* CONFIG_PCI */
494
495/* SATA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500497#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
499#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500500#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200501#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
502#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500503
504#ifdef CONFIG_FSL_SATA
505#define CONFIG_LBA48
Kumar Gala9490a7f2008-07-25 13:31:05 -0500506#endif
507
508#if defined(CONFIG_TSEC_ENET)
509
Kumar Gala9490a7f2008-07-25 13:31:05 -0500510#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
511#define CONFIG_TSEC1 1
512#define CONFIG_TSEC1_NAME "eTSEC1"
513#define CONFIG_TSEC3 1
514#define CONFIG_TSEC3_NAME "eTSEC3"
515
Jason Jin2e26d832008-10-10 11:41:00 +0800516#define CONFIG_FSL_SGMII_RISER 1
517#define SGMII_RISER_PHY_OFFSET 0x1c
518
Kumar Gala9490a7f2008-07-25 13:31:05 -0500519#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
520#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
521
522#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
523#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
524
525#define TSEC1_PHYIDX 0
526#define TSEC3_PHYIDX 0
527
528#define CONFIG_ETHPRIME "eTSEC1"
529
Kumar Gala9490a7f2008-07-25 13:31:05 -0500530#endif /* CONFIG_TSEC_ENET */
531
532/*
533 * Environment
534 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800535
536#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada02344462014-06-04 10:26:50 +0900537#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700538#define CONFIG_ENV_SPI_BUS 0
539#define CONFIG_ENV_SPI_CS 0
540#define CONFIG_ENV_SPI_MAX_HZ 10000000
541#define CONFIG_ENV_SPI_MODE 0
542#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
543#define CONFIG_ENV_OFFSET 0xF0000
544#define CONFIG_ENV_SECT_SIZE 0x10000
545#elif defined(CONFIG_RAMBOOT_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000546#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700547#define CONFIG_ENV_SIZE 0x2000
548#define CONFIG_SYS_MMC_ENV_DEV 0
549#else
Mingkai Hue40ac482009-09-23 15:20:38 +0800550 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
551 #define CONFIG_ENV_SIZE 0x2000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500552#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800553#else
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800554 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800555 #define CONFIG_ENV_SIZE 0x2000
556 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
557#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500558
559#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200560#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500561
Kumar Gala9490a7f2008-07-25 13:31:05 -0500562#undef CONFIG_WATCHDOG /* watchdog disabled */
563
Andy Fleming80522dc2008-10-30 16:51:33 -0500564#ifdef CONFIG_MMC
Andy Fleming80522dc2008-10-30 16:51:33 -0500565#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Fanzc1116ebb2011-10-03 12:18:42 -0700566#endif
567
568/*
569 * USB
570 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000571#define CONFIG_HAS_FSL_MPH_USB
572#ifdef CONFIG_HAS_FSL_MPH_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400573#ifdef CONFIG_USB_EHCI_HCD
Fanzc1116ebb2011-10-03 12:18:42 -0700574#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
575#define CONFIG_USB_EHCI_FSL
Fanzc1116ebb2011-10-03 12:18:42 -0700576#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000577#endif
Fanzc1116ebb2011-10-03 12:18:42 -0700578
Kumar Gala9490a7f2008-07-25 13:31:05 -0500579/*
580 * Miscellaneous configurable options
581 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200582#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500583
584/*
585 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500586 * have to be in the first 64 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500587 * the maximum mapped by the Linux kernel during initialization.
588 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500589#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
590#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500591
Kumar Gala9490a7f2008-07-25 13:31:05 -0500592#if defined(CONFIG_CMD_KGDB)
593#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500594#endif
595
596/*
597 * Environment Configuration
598 */
599
600/* The mac addresses for all ethernet interface */
601#if defined(CONFIG_TSEC_ENET)
602#define CONFIG_HAS_ETH0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500603#define CONFIG_HAS_ETH1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500604#define CONFIG_HAS_ETH2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500605#define CONFIG_HAS_ETH3
Kumar Gala9490a7f2008-07-25 13:31:05 -0500606#endif
607
608#define CONFIG_IPADDR 192.168.1.254
609
Mario Six5bc05432018-03-28 14:38:20 +0200610#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000611#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000612#define CONFIG_BOOTFILE "uImage"
Mingkai Hu07355702009-09-23 15:19:32 +0800613#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500614
615#define CONFIG_SERVERIP 192.168.1.1
616#define CONFIG_GATEWAYIP 192.168.1.1
617#define CONFIG_NETMASK 255.255.255.0
618
619/* default location for tftp and bootm */
620#define CONFIG_LOADADDR 1000000
621
Kumar Gala9490a7f2008-07-25 13:31:05 -0500622#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200623"netdev=eth0\0" \
624"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
625"tftpflash=tftpboot $loadaddr $uboot; " \
626 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
627 " +$filesize; " \
628 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
629 " +$filesize; " \
630 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
631 " $filesize; " \
632 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
633 " +$filesize; " \
634 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
635 " $filesize\0" \
636"consoledev=ttyS0\0" \
637"ramdiskaddr=2000000\0" \
638"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500639"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200640"fdtfile=8536ds/mpc8536ds.dtb\0" \
641"bdev=sda3\0" \
642"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500643
644#define CONFIG_HDBOOT \
645 "setenv bootargs root=/dev/$bdev rw " \
646 "console=$consoledev,$baudrate $othbootargs;" \
647 "tftp $loadaddr $bootfile;" \
648 "tftp $fdtaddr $fdtfile;" \
649 "bootm $loadaddr - $fdtaddr"
650
651#define CONFIG_NFSBOOTCOMMAND \
652 "setenv bootargs root=/dev/nfs rw " \
653 "nfsroot=$serverip:$rootpath " \
654 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
655 "console=$consoledev,$baudrate $othbootargs;" \
656 "tftp $loadaddr $bootfile;" \
657 "tftp $fdtaddr $fdtfile;" \
658 "bootm $loadaddr - $fdtaddr"
659
660#define CONFIG_RAMBOOTCOMMAND \
661 "setenv bootargs root=/dev/ram rw " \
662 "console=$consoledev,$baudrate $othbootargs;" \
663 "tftp $ramdiskaddr $ramdiskfile;" \
664 "tftp $loadaddr $bootfile;" \
665 "tftp $fdtaddr $fdtfile;" \
666 "bootm $loadaddr $ramdiskaddr $fdtaddr"
667
668#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
669
670#endif /* __CONFIG_H */