blob: 913b9481f231ed6490913ebf27d292608c2befa2 [file] [log] [blame]
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00001/*
2 * Embest/Timll DevKit3250 board configuration file
3 *
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +03004 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00005 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00007 */
8
9#ifndef __CONFIG_DEVKIT3250_H__
10#define __CONFIG_DEVKIT3250_H__
11
12/* SoC and board defines */
Alexey Brodkin1ace4022014-02-26 17:47:58 +040013#include <linux/sizes.h>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000014#include <asm/arch/cpu.h>
15
16/*
17 * Define DevKit3250 machine type by hand until it lands in mach-types
18 */
19#define MACH_TYPE_DEVKIT3250 3697
20#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
21
22#define CONFIG_SYS_ICACHE_OFF
23#define CONFIG_SYS_DCACHE_OFF
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +030024#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000025#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +030026#endif
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000027#define CONFIG_BOARD_EARLY_INIT_F
28
29/*
30 * Memory configurations
31 */
32#define CONFIG_NR_DRAM_BANKS 1
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000033#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000034#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
35#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020036#define CONFIG_SYS_TEXT_BASE 0x83F00000
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000037#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K)
38#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M)
39
40#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
41
42#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
43 - GENERATED_GBL_DATA_SIZE)
44
45/*
46 * Serial Driver
47 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030048#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000049#define CONFIG_BAUDRATE 115200
50
51/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020052 * DMA
53 */
54#if !defined(CONFIG_SPL_BUILD)
55#define CONFIG_DMA_LPC32XX
56#endif
57
58/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030059 * I2C
60 */
61#define CONFIG_SYS_I2C
62#define CONFIG_SYS_I2C_LPC32XX
63#define CONFIG_SYS_I2C_SPEED 100000
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030064
65/*
66 * GPIO
67 */
68#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030069
70/*
71 * SSP/SPI
72 */
73#define CONFIG_LPC32XX_SSP
74#define CONFIG_LPC32XX_SSP_TIMEOUT 100000
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030075
76/*
77 * Ethernet
78 */
79#define CONFIG_RMII
80#define CONFIG_PHY_SMSC
81#define CONFIG_LPC32XX_ETH
82#define CONFIG_PHYLIB
83#define CONFIG_PHY_ADDR 0x1F
84#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030085
86/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000087 * NOR Flash
88 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000089#define CONFIG_SYS_MAX_FLASH_BANKS 1
90#define CONFIG_SYS_MAX_FLASH_SECT 71
91#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
92#define CONFIG_SYS_FLASH_SIZE SZ_4M
93#define CONFIG_SYS_FLASH_CFI
94
95/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030096 * NAND controller
97 */
98#define CONFIG_NAND_LPC32XX_SLC
99#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
100#define CONFIG_SYS_MAX_NAND_DEVICE 1
101#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
102
103/*
104 * NAND chip timings
105 */
106#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
107#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
108#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
109#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
110#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
111#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
112#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
113#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
114
Vladimir Zapolskiy327f0d22015-08-11 19:57:09 +0300115#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
116#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300117#define CONFIG_SYS_NAND_USE_FLASH_BBT
Vladimir Zapolskiy327f0d22015-08-11 19:57:09 +0300118
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +0200119#define CONFIG_CMD_JFFS2
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300120#define CONFIG_CMD_NAND
121
122/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +0200123 * USB
124 */
125#define CONFIG_USB_OHCI_LPC32XX
126#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
127#define CONFIG_USB_STORAGE
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +0200128
129/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000130 * U-Boot General Configurations
131 */
132#define CONFIG_SYS_LONGHELP
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000133#define CONFIG_SYS_CBSIZE 1024
134#define CONFIG_SYS_PBSIZE \
135 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
136#define CONFIG_SYS_MAXARGS 16
137#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
138
139#define CONFIG_AUTO_COMPLETE
140#define CONFIG_CMDLINE_EDITING
141#define CONFIG_VERSION_VARIABLE
142#define CONFIG_DISPLAY_CPUINFO
143#define CONFIG_DOS_PARTITION
144
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300145/*
146 * Pass open firmware flat tree
147 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300148
149/*
150 * Environment
151 */
152#define CONFIG_ENV_IS_IN_NAND 1
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000153#define CONFIG_ENV_SIZE SZ_128K
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300154#define CONFIG_ENV_OFFSET 0x000A0000
155
156#define CONFIG_BOOTCOMMAND \
157 "dhcp; " \
158 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
159 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
160 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
161 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
162 "bootm ${loadaddr} - ${dtbaddr}"
163
164#define CONFIG_EXTRA_ENV_SETTINGS \
165 "autoload=no\0" \
166 "ethaddr=00:01:90:00:C0:81\0" \
167 "dtbaddr=0x81000000\0" \
168 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
169 "tftpdir=vladimir/oe/devkit3250\0" \
170 "userargs=oops=panic\0"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000171
172/*
173 * U-Boot Commands
174 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000175
176/*
177 * Boot Linux
178 */
179#define CONFIG_CMDLINE_TAG
180#define CONFIG_SETUP_MEMORY_TAGS
181#define CONFIG_ZERO_BOOTDELAY_CHECK
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300182#define CONFIG_BOOTDELAY 1
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000183
184#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300185#define CONFIG_BOOTARGS "console=ttyS0,115200n8"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000186#define CONFIG_LOADADDR 0x80008000
187
188/*
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300189 * SPL specific defines
190 */
191/* SPL will be executed at offset 0 */
192#define CONFIG_SPL_TEXT_BASE 0x00000000
193
194/* SPL will use SRAM as stack */
195#define CONFIG_SPL_STACK 0x0000FFF8
196#define CONFIG_SPL_BOARD_INIT
197
198/* Use the framework and generic lib */
199#define CONFIG_SPL_FRAMEWORK
200#define CONFIG_SPL_LIBGENERIC_SUPPORT
201#define CONFIG_SPL_LIBCOMMON_SUPPORT
202
203/* SPL will use serial */
204#define CONFIG_SPL_SERIAL_SUPPORT
205
206/* SPL loads an image from NAND */
207#define CONFIG_SPL_NAND_SIMPLE
208#define CONFIG_SPL_NAND_RAW_ONLY
209#define CONFIG_SPL_NAND_SUPPORT
210#define CONFIG_SPL_NAND_DRIVERS
211
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300212#define CONFIG_SPL_NAND_ECC
213#define CONFIG_SPL_NAND_SOFTECC
214
215#define CONFIG_SPL_MAX_SIZE 0x20000
216#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
217
218/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
219#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
220#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
221
222#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
223#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
224
225/* See common/spl/spl.c spl_set_header_raw_uboot() */
226#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
227
228/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000229 * Include SoC specific configuration
230 */
231#include <asm/arch/config.h>
232
233#endif /* __CONFIG_DEVKIT3250_H__*/