blob: 3e72c652bc7979310006b6476c8c8f2bee3b66fc [file] [log] [blame]
Stefan Roese5e4b3362005-08-22 17:51:53 +02001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*************************************************************************
25 * (c) 2005 esd gmbh Hannover
26 *
27 *
28 * from IceCube.h file
29 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
30 *
31 *************************************************************************/
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
36/*
37 * High Level Configuration Options
38 * (easy to change)
39 */
40
41#define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
42#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
43#define CONFIG_ICECUBE 1 /* ... on IceCube board */
44#define CONFIG_PF5200 1 /* ... on PF5200 board */
45#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
46
47#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
48
49#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
50#define BOOTFLAG_WARM 0x02 /* Software reboot */
51
Stefan Roese5e4b3362005-08-22 17:51:53 +020052/*
53 * Serial console configuration
54 */
55#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
56#if 0 /* test-only */
57#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
58#else
59#define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
60#endif
61#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
62
63#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
64/*
65 * PCI Mapping:
66 * 0x40000000 - 0x4fffffff - PCI Memory
67 * 0x50000000 - 0x50ffffff - PCI IO Space
68 */
69#define CONFIG_PCI 1
70#define CONFIG_PCI_PNP 1
71#define CONFIG_PCI_SCAN_SHOW 1
72
73#define CONFIG_PCI_MEM_BUS 0x40000000
74#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
75#define CONFIG_PCI_MEM_SIZE 0x10000000
76
77#define CONFIG_PCI_IO_BUS 0x50000000
78#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
79#define CONFIG_PCI_IO_SIZE 0x01000000
80
Marian Balakowicz63ff0042005-10-28 22:30:33 +020081#define CONFIG_MII 1
Stefan Roese5e4b3362005-08-22 17:51:53 +020082#if 0 /* test-only !!! */
83#define CONFIG_NET_MULTI 1
84#define CONFIG_EEPRO100 1
85#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
86#define CONFIG_NS8382X 1
87#endif
88
89#define ADD_PCI_CMD CFG_CMD_PCI
90
91#else /* MPC5100 */
92
93#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
94
95#endif
96
97/* Partitions */
98#define CONFIG_MAC_PARTITION
99#define CONFIG_DOS_PARTITION
100
101/* USB */
102#if 0
103#define CONFIG_USB_OHCI
104#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
105#define CONFIG_USB_STORAGE
106#else
107#define ADD_USB_CMD 0
108#endif
109
Stefan Roese5e4b3362005-08-22 17:51:53 +0200110
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500111/*
112 * Command line configuration.
113 */
114#include <config_cmd_default.h>
115
116#define CONFIG_CMD_BSP
117#define CONFIG_PCI_CMD
118#define CONFIG_CMD_EEPROM
119#define CONFIG_CMD_ELF
120#define CONFIG_CMD_FAT
121#define CONFIG_CMD_I2C
122#define CONFIG_CMD_IDE
123
Stefan Roese5e4b3362005-08-22 17:51:53 +0200124
125#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
126# define CFG_LOWBOOT 1
127# define CFG_LOWBOOT16 1
128#endif
129#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
130# define CFG_LOWBOOT 1
131# define CFG_LOWBOOT08 1
132#endif
133
134/*
135 * Autobooting
136 */
137#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
138
139#define CONFIG_PREBOOT "echo;" \
140 "echo Welcome to ParaFinder pf5200;" \
141 "echo"
142
143#undef CONFIG_BOOTARGS
144
145#define CONFIG_EXTRA_ENV_SETTINGS \
146 "netdev=eth0\0" \
147 "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
148 "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100149 "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
150 "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
151 "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
Stefan Roese5e4b3362005-08-22 17:51:53 +0200152 "loadaddr=01000000\0" \
153 "serverip=192.168.2.99\0" \
154 "gatewayip=10.0.0.79\0" \
155 "user=mu\0" \
156 "target=pf5200.esd\0" \
157 "script=pf5200.bat\0" \
158 "image=/tftpboot/vxWorks_pf5200\0" \
159 "ipaddr=10.0.13.196\0" \
160 "netmask=255.255.0.0\0" \
161 ""
162
163#define CONFIG_BOOTCOMMAND "run flash_vxworks0"
164
165#if defined(CONFIG_MPC5200)
166/*
167 * IPB Bus clocking configuration.
168 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200169#undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200170#endif
171/*
172 * I2C configuration
173 */
174#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
175#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
176
177#define CFG_I2C_SPEED 86000 /* 100 kHz */
178#define CFG_I2C_SLAVE 0x7F
179
180/*
181 * EEPROM configuration
182 */
183#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
184#define CFG_I2C_EEPROM_ADDR_LEN 2
185#define CFG_EEPROM_PAGE_WRITE_BITS 5
186#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
187#define CFG_I2C_MULTI_EEPROMS 1
188/*
189 * Flash configuration
190 */
191#define CFG_FLASH_BASE 0xFE000000
192#define CFG_FLASH_SIZE 0x02000000
193#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00000000)
194#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
195#define CFG_MAX_FLASH_SECT 512
196
197#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
198#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
199
200/*
201 * Environment settings
202 */
203#if 1 /* test-only */
204#define CFG_ENV_IS_IN_FLASH 0
205#define CFG_ENV_SIZE 0x10000
206#define CFG_ENV_SECT_SIZE 0x10000
207#define CONFIG_ENV_OVERWRITE 1
208#else
209#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
210#define CFG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
211#define CFG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
212 /* total size of a CAT24WC32 is 8192 bytes */
213#define CONFIG_ENV_OVERWRITE 1
214#endif
215
216/*
217 * Memory map
218 */
219#define CFG_MBAR 0xF0000000
220#define CFG_SDRAM_BASE 0x00000000
221#define CFG_DEFAULT_MBAR 0x80000000
222
223/* Use SRAM until RAM will be available */
224#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
225#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
226
227#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
228#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
229#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
230
231#define CFG_MONITOR_BASE TEXT_BASE
232#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
233# define CFG_RAMBOOT 1
234#endif
235
236#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
237#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
238#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
239
240/*
241 * Ethernet configuration
242 */
243#define CONFIG_MPC5xxx_FEC 1
244/*
245 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
246 */
247/* #define CONFIG_FEC_10MBIT 1 */
248#define CONFIG_PHY_ADDR 0x00
249#define CONFIG_UDP_CHECKSUM 1
250
251/*
252 * GPIO configuration
253 */
254#define CFG_GPS_PORT_CONFIG 0x01052444
255
256/*
257 * Miscellaneous configurable options
258 */
259#define CFG_LONGHELP /* undef to save memory */
260#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500261#if defined(CONFIG_CMD_KGDB)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200262#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
263#else
264#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
265#endif
266#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
267#define CFG_MAXARGS 16 /* max number of command args */
268#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
269
270#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
271#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
272
273#define CFG_LOAD_ADDR 0x100000 /* default load address */
274
275#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
276
277#define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
278
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500279#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
280#if defined(CONFIG_CMD_KGDB)
281# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
282#endif
283
Stefan Roese5e4b3362005-08-22 17:51:53 +0200284/*
285 * Various low-level settings
286 */
287#if defined(CONFIG_MPC5200)
288#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
289#define CFG_HID0_FINAL HID0_ICE
290#else
291#define CFG_HID0_INIT 0
292#define CFG_HID0_FINAL 0
293#endif
294
295#define CFG_BOOTCS_START CFG_FLASH_BASE
296#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
297#define CFG_BOOTCS_CFG 0x0004DD00
298
299#define CFG_CS0_START CFG_FLASH_BASE
300#define CFG_CS0_SIZE CFG_FLASH_SIZE
301
302#define CFG_CS1_START 0xfd000000
303#define CFG_CS1_SIZE 0x00010000
304#define CFG_CS1_CFG 0x10101410
305
306#define CFG_CS_BURST 0x00000000
307#define CFG_CS_DEADCYCLE 0x33333333
308
309#define CFG_RESET_ADDRESS 0xff000000
310
311/*-----------------------------------------------------------------------
312 * USB stuff
313 *-----------------------------------------------------------------------
314 */
315#define CONFIG_USB_CLOCK 0x0001BBBB
316#define CONFIG_USB_CONFIG 0x00001000
317
318/*-----------------------------------------------------------------------
319 * IDE/ATA stuff Supports IDE harddisk
320 *-----------------------------------------------------------------------
321 */
322
323#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
324
325#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
326#undef CONFIG_IDE_LED /* LED for ide not supported */
327
328#define CONFIG_IDE_RESET /* reset for ide supported */
329#define CONFIG_IDE_PREINIT
330
331#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
332#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
333
334#define CFG_ATA_IDE0_OFFSET 0x0000
335
336#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
337
338/* Offset for data I/O */
339#define CFG_ATA_DATA_OFFSET (0x0060)
340
341/* Offset for normal register accesses */
342#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
343
344/* Offset for alternate registers */
345#define CFG_ATA_ALT_OFFSET (0x005C)
346
347/* Interval between registers */
348#define CFG_ATA_STRIDE 4
349
350/*-----------------------------------------------------------------------
351 * CPLD stuff
352 */
353#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
354#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
355
356/* CPLD program pin configuration */
357#define CFG_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
358#define CFG_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
359#define CFG_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
360#define CFG_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
361
362#define JTAG_GPIO_ADDR_TMS (CFG_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
363#define JTAG_GPIO_ADDR_TCK (CFG_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
364#define JTAG_GPIO_ADDR_TDI (CFG_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
365#define JTAG_GPIO_ADDR_TDO (CFG_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
366
367#define JTAG_GPIO_ADDR_CFG (CFG_MBAR + 0xB00)
368#define JTAG_GPIO_CFG_SET 0x00000000
369#define JTAG_GPIO_CFG_RESET 0x00F00000
370
371#define JTAG_GPIO_ADDR_EN_TMS (CFG_MBAR + 0xB04)
372#define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
373#define JTAG_GPIO_TMS_EN_RESET 0x00000000
374#define JTAG_GPIO_ADDR_DDR_TMS (CFG_MBAR + 0xB0C)
375#define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
376#define JTAG_GPIO_TMS_DDR_RESET 0x00000000
377
378#define JTAG_GPIO_ADDR_EN_TCK (CFG_MBAR + 0xC00)
379#define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
380#define JTAG_GPIO_TCK_EN_RESET 0x00000000
381#define JTAG_GPIO_ADDR_DDR_TCK (CFG_MBAR + 0xC08)
382#define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
383#define JTAG_GPIO_TCK_DDR_RESET 0x00000000
384
385#define JTAG_GPIO_ADDR_EN_TDI (CFG_MBAR + 0xC00)
386#define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
387#define JTAG_GPIO_TDI_EN_RESET 0x00000000
388#define JTAG_GPIO_ADDR_DDR_TDI (CFG_MBAR + 0xC08)
389#define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
390#define JTAG_GPIO_TDI_DDR_RESET 0x00000000
391
392#define JTAG_GPIO_ADDR_EN_TDO (CFG_MBAR + 0xB04)
393#define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
394#define JTAG_GPIO_TDO_EN_RESET 0x00000000
395#define JTAG_GPIO_ADDR_DDR_TDO (CFG_MBAR + 0xB0C)
396#define JTAG_GPIO_TDO_DDR_SET 0x00000000
397#define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
398
399#endif /* __CONFIG_H */