blob: bcbe52af154c5cd18674caa1a671bc5bf41471a1 [file] [log] [blame]
wdenk1c437712004-01-16 00:30:56 +00001/***********************************************************************
2 *
Detlev Zundel200779e2009-04-03 11:53:01 +02003 * (C) Copyright 2004-2009
wdenk1c437712004-01-16 00:30:56 +00004 * DENX Software Engineering
5 * Wolfgang Denk, wd@denx.de
wdenk1c437712004-01-16 00:30:56 +00006 *
7 * Simple 16550A serial driver
8 *
9 * Originally from linux source (drivers/char/ps2ser.c)
10 *
11 * Used by the PS/2 multiplexer driver (ps2mult.c)
12 *
13 ***********************************************************************/
14
15#include <common.h>
16
wdenk1c437712004-01-16 00:30:56 +000017#include <asm/io.h>
18#include <asm/atomic.h>
19#include <ps2mult.h>
Detlev Zundel200779e2009-04-03 11:53:01 +020020/* This is needed for ns16550.h */
21#ifndef CONFIG_SYS_NS16550_REG_SIZE
22#define CONFIG_SYS_NS16550_REG_SIZE 1
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +020023#endif
Detlev Zundel200779e2009-04-03 11:53:01 +020024#include <ns16550.h>
wdenk1c437712004-01-16 00:30:56 +000025
Wolfgang Denkd87080b2006-03-31 18:32:53 +020026DECLARE_GLOBAL_DATA_PTR;
27
wdenk1c437712004-01-16 00:30:56 +000028/* #define DEBUG */
29
30#define PS2SER_BAUD 57600
31
wdenk7e6bf352004-12-12 22:06:17 +000032#ifdef CONFIG_MPC5xxx
33#if CONFIG_PS2SERIAL == 1
34#define PSC_BASE MPC5XXX_PSC1
35#elif CONFIG_PS2SERIAL == 2
36#define PSC_BASE MPC5XXX_PSC2
37#elif CONFIG_PS2SERIAL == 3
38#define PSC_BASE MPC5XXX_PSC3
wdenk7e6bf352004-12-12 22:06:17 +000039#elif CONFIG_PS2SERIAL == 4
40#define PSC_BASE MPC5XXX_PSC4
41#elif CONFIG_PS2SERIAL == 5
42#define PSC_BASE MPC5XXX_PSC5
43#elif CONFIG_PS2SERIAL == 6
44#define PSC_BASE MPC5XXX_PSC6
45#else
46#error CONFIG_PS2SERIAL must be in 1 ... 6
47#endif
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +020048
Wolfgang Denk77efe352010-09-19 21:28:25 +020049#else
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +020050
51#if CONFIG_PS2SERIAL == 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define COM_BASE (CONFIG_SYS_CCSRBAR+0x4500)
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +020053#elif CONFIG_PS2SERIAL == 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define COM_BASE (CONFIG_SYS_CCSRBAR+0x4600)
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +020055#else
56#error CONFIG_PS2SERIAL must be in 1 ... 2
57#endif
58
Wolfgang Denk77efe352010-09-19 21:28:25 +020059#endif /* CONFIG_MPC5xxx / other */
wdenk7e6bf352004-12-12 22:06:17 +000060
wdenk1c437712004-01-16 00:30:56 +000061static int ps2ser_getc_hw(void);
62static void ps2ser_interrupt(void *dev_id);
63
64extern struct serial_state rs_table[]; /* in serial.c */
wdenk1c437712004-01-16 00:30:56 +000065
66static u_char ps2buf[PS2BUF_SIZE];
67static atomic_t ps2buf_cnt;
68static int ps2buf_in_idx;
69static int ps2buf_out_idx;
70
wdenk7e6bf352004-12-12 22:06:17 +000071#ifdef CONFIG_MPC5xxx
72int ps2ser_init(void)
73{
wdenk7e6bf352004-12-12 22:06:17 +000074 volatile struct mpc5xxx_psc *psc = (struct mpc5xxx_psc *)PSC_BASE;
75 unsigned long baseclk;
76 int div;
77
78 /* reset PSC */
79 psc->command = PSC_SEL_MODE_REG_1;
80
81 /* select clock sources */
wdenk7e6bf352004-12-12 22:06:17 +000082 psc->psc_clock_select = 0;
Simon Glassb2877492012-12-13 20:48:53 +000083 baseclk = (gd->arch.ipb_clk + 16) / 32;
wdenk7e6bf352004-12-12 22:06:17 +000084
85 /* switch to UART mode */
86 psc->sicr = 0;
87
88 /* configure parity, bit length and so on */
wdenk7e6bf352004-12-12 22:06:17 +000089 psc->mode = PSC_MODE_8_BITS | PSC_MODE_PARNONE;
wdenk7e6bf352004-12-12 22:06:17 +000090 psc->mode = PSC_MODE_ONE_STOP;
91
92 /* set up UART divisor */
93 div = (baseclk + (PS2SER_BAUD/2)) / PS2SER_BAUD;
94 psc->ctur = (div >> 8) & 0xff;
95 psc->ctlr = div & 0xff;
96
97 /* disable all interrupts */
98 psc->psc_imr = 0;
99
100 /* reset and enable Rx/Tx */
101 psc->command = PSC_RST_RX;
102 psc->command = PSC_RST_TX;
103 psc->command = PSC_RX_ENABLE | PSC_TX_ENABLE;
104
105 return (0);
106}
107
Wolfgang Denk77efe352010-09-19 21:28:25 +0200108#else
109
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200110int ps2ser_init(void)
111{
112 NS16550_t com_port = (NS16550_t)COM_BASE;
113
114 com_port->ier = 0x00;
Detlev Zundel200779e2009-04-03 11:53:01 +0200115 com_port->lcr = UART_LCR_BKSE | UART_LCR_8N1;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 com_port->dll = (CONFIG_SYS_NS16550_CLK / 16 / PS2SER_BAUD) & 0xff;
117 com_port->dlm = ((CONFIG_SYS_NS16550_CLK / 16 / PS2SER_BAUD) >> 8) & 0xff;
Detlev Zundel200779e2009-04-03 11:53:01 +0200118 com_port->lcr = UART_LCR_8N1;
119 com_port->mcr = (UART_MCR_DTR | UART_MCR_RTS);
120 com_port->fcr = (UART_FCR_FIFO_EN | UART_FCR_RXSR | UART_FCR_TXSR);
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200121
122 return (0);
123}
124
Wolfgang Denk77efe352010-09-19 21:28:25 +0200125#endif /* CONFIG_MPC5xxx / other */
wdenk1c437712004-01-16 00:30:56 +0000126
127void ps2ser_putc(int chr)
128{
wdenk7e6bf352004-12-12 22:06:17 +0000129#ifdef CONFIG_MPC5xxx
130 volatile struct mpc5xxx_psc *psc = (struct mpc5xxx_psc *)PSC_BASE;
Wolfgang Denk77efe352010-09-19 21:28:25 +0200131#else
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200132 NS16550_t com_port = (NS16550_t)COM_BASE;
wdenk7e6bf352004-12-12 22:06:17 +0000133#endif
Wolfgang Denk77efe352010-09-19 21:28:25 +0200134 debug(">>>> 0x%02x\n", chr);
wdenk1c437712004-01-16 00:30:56 +0000135
wdenk7e6bf352004-12-12 22:06:17 +0000136#ifdef CONFIG_MPC5xxx
137 while (!(psc->psc_status & PSC_SR_TXRDY));
wdenkefe2a4d2004-12-16 21:44:03 +0000138
wdenk7e6bf352004-12-12 22:06:17 +0000139 psc->psc_buffer_8 = chr;
Wolfgang Denk77efe352010-09-19 21:28:25 +0200140#else
Detlev Zundel200779e2009-04-03 11:53:01 +0200141 while ((com_port->lsr & UART_LSR_THRE) == 0);
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200142 com_port->thr = chr;
wdenk7e6bf352004-12-12 22:06:17 +0000143#endif
wdenk1c437712004-01-16 00:30:56 +0000144}
145
146static int ps2ser_getc_hw(void)
147{
wdenk7e6bf352004-12-12 22:06:17 +0000148#ifdef CONFIG_MPC5xxx
149 volatile struct mpc5xxx_psc *psc = (struct mpc5xxx_psc *)PSC_BASE;
Wolfgang Denk77efe352010-09-19 21:28:25 +0200150#else
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200151 NS16550_t com_port = (NS16550_t)COM_BASE;
wdenk7e6bf352004-12-12 22:06:17 +0000152#endif
wdenk1c437712004-01-16 00:30:56 +0000153 int res = -1;
154
wdenk7e6bf352004-12-12 22:06:17 +0000155#ifdef CONFIG_MPC5xxx
156 if (psc->psc_status & PSC_SR_RXRDY) {
157 res = (psc->psc_buffer_8);
158 }
Wolfgang Denk77efe352010-09-19 21:28:25 +0200159#else
Detlev Zundel200779e2009-04-03 11:53:01 +0200160 if (com_port->lsr & UART_LSR_DR) {
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200161 res = com_port->rbr;
162 }
wdenk7e6bf352004-12-12 22:06:17 +0000163#endif
wdenk1c437712004-01-16 00:30:56 +0000164
165 return res;
166}
167
168int ps2ser_getc(void)
169{
170 volatile int chr;
171 int flags;
172
Wolfgang Denk77efe352010-09-19 21:28:25 +0200173 debug("<< ");
wdenk1c437712004-01-16 00:30:56 +0000174
175 flags = disable_interrupts();
176
177 do {
178 if (atomic_read(&ps2buf_cnt) != 0) {
179 chr = ps2buf[ps2buf_out_idx++];
180 ps2buf_out_idx &= (PS2BUF_SIZE - 1);
181 atomic_dec(&ps2buf_cnt);
182 } else {
183 chr = ps2ser_getc_hw();
184 }
185 }
186 while (chr < 0);
187
Wolfgang Denk77efe352010-09-19 21:28:25 +0200188 if (flags)
189 enable_interrupts();
wdenk1c437712004-01-16 00:30:56 +0000190
Wolfgang Denk77efe352010-09-19 21:28:25 +0200191 debug("0x%02x\n", chr);
wdenk1c437712004-01-16 00:30:56 +0000192
193 return chr;
194}
195
196int ps2ser_check(void)
197{
198 int flags;
199
200 flags = disable_interrupts();
201 ps2ser_interrupt(NULL);
202 if (flags) enable_interrupts();
203
204 return atomic_read(&ps2buf_cnt);
205}
206
207static void ps2ser_interrupt(void *dev_id)
208{
wdenk7e6bf352004-12-12 22:06:17 +0000209#ifdef CONFIG_MPC5xxx
210 volatile struct mpc5xxx_psc *psc = (struct mpc5xxx_psc *)PSC_BASE;
Wolfgang Denk77efe352010-09-19 21:28:25 +0200211#else
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200212 NS16550_t com_port = (NS16550_t)COM_BASE;
wdenk7e6bf352004-12-12 22:06:17 +0000213#endif
wdenk1c437712004-01-16 00:30:56 +0000214 int chr;
wdenk7e6bf352004-12-12 22:06:17 +0000215 int status;
wdenk1c437712004-01-16 00:30:56 +0000216
217 do {
218 chr = ps2ser_getc_hw();
wdenk7e6bf352004-12-12 22:06:17 +0000219#ifdef CONFIG_MPC5xxx
220 status = psc->psc_status;
221#else
Wolfgang Denk77efe352010-09-19 21:28:25 +0200222 status = com_port->lsr;
wdenk7e6bf352004-12-12 22:06:17 +0000223#endif
wdenk1c437712004-01-16 00:30:56 +0000224 if (chr < 0) continue;
225
226 if (atomic_read(&ps2buf_cnt) < PS2BUF_SIZE) {
227 ps2buf[ps2buf_in_idx++] = chr;
228 ps2buf_in_idx &= (PS2BUF_SIZE - 1);
229 atomic_inc(&ps2buf_cnt);
230 } else {
231 printf ("ps2ser.c: buffer overflow\n");
232 }
wdenk7e6bf352004-12-12 22:06:17 +0000233#ifdef CONFIG_MPC5xxx
wdenkefe2a4d2004-12-16 21:44:03 +0000234 } while (status & PSC_SR_RXRDY);
wdenk7e6bf352004-12-12 22:06:17 +0000235#else
Wolfgang Denk77efe352010-09-19 21:28:25 +0200236 } while (status & UART_LSR_DR);
wdenk7e6bf352004-12-12 22:06:17 +0000237#endif
wdenk1c437712004-01-16 00:30:56 +0000238 if (atomic_read(&ps2buf_cnt)) {
239 ps2mult_callback(atomic_read(&ps2buf_cnt));
240 }
241}