Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 2 | /* |
Zhao Chenhui | b813cbe | 2011-08-24 13:20:04 +0800 | [diff] [blame] | 3 | * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 4 | * |
| 5 | * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <pci.h> |
| 10 | #include <asm/processor.h> |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 11 | #include <asm/mmu.h> |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 12 | #include <asm/immap_85xx.h> |
Kumar Gala | c851462 | 2009-04-02 13:22:48 -0500 | [diff] [blame] | 13 | #include <asm/fsl_pci.h> |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 14 | #include <fsl_ddr_sdram.h> |
Kumar Gala | 5d27e02 | 2010-12-15 04:55:20 -0600 | [diff] [blame] | 15 | #include <asm/fsl_serdes.h> |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 16 | #include <miiphy.h> |
Masahiro Yamada | b08c8c4 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 17 | #include <linux/libfdt.h> |
Kumar Gala | b90d254 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 18 | #include <fdt_support.h> |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 19 | #include <tsec.h> |
| 20 | #include <fsl_mdio.h> |
| 21 | #include <netdev.h> |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 22 | |
| 23 | #include "../common/cadmus.h" |
| 24 | #include "../common/eeprom.h" |
Matthew McClintock | bf1dfff | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 25 | #include "../common/via.h" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 26 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 27 | void local_bus_init(void); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 28 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 29 | int checkboard (void) |
| 30 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 31 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 32 | volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 33 | |
| 34 | /* PCI slot in USER bits CSR[6:7] by convention. */ |
| 35 | uint pci_slot = get_pci_slot (); |
| 36 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 37 | uint cpu_board_rev = get_cpu_board_revision (); |
| 38 | |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 39 | puts("Board: MPC8548CDS"); |
| 40 | printf(" Carrier Rev: 0x%02x, PCI Slot %d\n", |
| 41 | get_board_version(), pci_slot); |
| 42 | printf(" Daughtercard Rev: %d.%d (0x%04x)\n", |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 43 | MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev), |
| 44 | MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 45 | /* |
| 46 | * Initialize local bus. |
| 47 | */ |
| 48 | local_bus_init (); |
| 49 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 50 | /* |
| 51 | * Hack TSEC 3 and 4 IO voltages. |
| 52 | */ |
| 53 | gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */ |
| 54 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 55 | ecm->eedr = 0xffffffff; /* clear ecm errors */ |
| 56 | ecm->eeer = 0xffffffff; /* enable ecm errors */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 57 | return 0; |
| 58 | } |
| 59 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 60 | /* |
| 61 | * Initialize Local Bus |
| 62 | */ |
| 63 | void |
| 64 | local_bus_init(void) |
| 65 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Becky Bruce | f51cdaf | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 67 | volatile fsl_lbc_t *lbc = LBC_BASE_ADDR; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 68 | |
| 69 | uint clkdiv; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 70 | sys_info_t sysinfo; |
| 71 | |
| 72 | get_sys_info(&sysinfo); |
Trent Piepho | a5d212a | 2008-12-03 15:16:34 -0800 | [diff] [blame] | 73 | clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 74 | |
| 75 | gur->lbiuiplldcr1 = 0x00078080; |
| 76 | if (clkdiv == 16) { |
| 77 | gur->lbiuiplldcr0 = 0x7c0f1bf0; |
| 78 | } else if (clkdiv == 8) { |
| 79 | gur->lbiuiplldcr0 = 0x6c0f1bf0; |
| 80 | } else if (clkdiv == 4) { |
| 81 | gur->lbiuiplldcr0 = 0x5c0f1bf0; |
| 82 | } |
| 83 | |
| 84 | lbc->lcrr |= 0x00030000; |
| 85 | |
| 86 | asm("sync;isync;msync"); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 87 | |
| 88 | lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */ |
| 89 | lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | /* |
| 93 | * Initialize SDRAM memory on the Local Bus. |
| 94 | */ |
Becky Bruce | 70961ba | 2010-12-17 17:17:57 -0600 | [diff] [blame] | 95 | void lbc_sdram_init(void) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 96 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 98 | |
| 99 | uint idx; |
Becky Bruce | f51cdaf | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 100 | volatile fsl_lbc_t *lbc = LBC_BASE_ADDR; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 102 | uint lsdmr_common; |
| 103 | |
Becky Bruce | 7ea3871 | 2010-12-17 17:17:59 -0600 | [diff] [blame] | 104 | puts("LBC SDRAM: "); |
| 105 | print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, |
chenhui zhao | a6d0bfa | 2011-09-06 16:41:14 +0000 | [diff] [blame] | 106 | "\n"); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 107 | |
| 108 | /* |
| 109 | * Setup SDRAM Base and Option Registers |
| 110 | */ |
Becky Bruce | f51cdaf | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 111 | set_lbc_or(2, CONFIG_SYS_OR2_PRELIM); |
| 112 | set_lbc_br(2, CONFIG_SYS_BR2_PRELIM); |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | lbc->lbcr = CONFIG_SYS_LBC_LBCR; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 114 | asm("msync"); |
| 115 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | lbc->lsrt = CONFIG_SYS_LBC_LSRT; |
| 117 | lbc->mrtpr = CONFIG_SYS_LBC_MRTPR; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 118 | asm("msync"); |
| 119 | |
| 120 | /* |
| 121 | * MPC8548 uses "new" 15-16 style addressing. |
| 122 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON; |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 124 | lsdmr_common |= LSDMR_BSMA1516; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 125 | |
| 126 | /* |
| 127 | * Issue PRECHARGE ALL command. |
| 128 | */ |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 129 | lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 130 | asm("sync;msync"); |
| 131 | *sdram_addr = 0xff; |
| 132 | ppcDcbf((unsigned long) sdram_addr); |
| 133 | udelay(100); |
| 134 | |
| 135 | /* |
| 136 | * Issue 8 AUTO REFRESH commands. |
| 137 | */ |
| 138 | for (idx = 0; idx < 8; idx++) { |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 139 | lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 140 | asm("sync;msync"); |
| 141 | *sdram_addr = 0xff; |
| 142 | ppcDcbf((unsigned long) sdram_addr); |
| 143 | udelay(100); |
| 144 | } |
| 145 | |
| 146 | /* |
| 147 | * Issue 8 MODE-set command. |
| 148 | */ |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 149 | lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 150 | asm("sync;msync"); |
| 151 | *sdram_addr = 0xff; |
| 152 | ppcDcbf((unsigned long) sdram_addr); |
| 153 | udelay(100); |
| 154 | |
| 155 | /* |
| 156 | * Issue NORMAL OP command. |
| 157 | */ |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 158 | lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 159 | asm("sync;msync"); |
| 160 | *sdram_addr = 0xff; |
| 161 | ppcDcbf((unsigned long) sdram_addr); |
| 162 | udelay(200); /* Overkill. Must wait > 200 bus cycles */ |
| 163 | |
| 164 | #endif /* enable SDRAM init */ |
| 165 | } |
| 166 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 167 | #if defined(CONFIG_PCI) || defined(CONFIG_PCI1) |
Matthew McClintock | bf1dfff | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 168 | /* For some reason the Tundra PCI bridge shows up on itself as a |
| 169 | * different device. Work around that by refusing to configure it. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 170 | */ |
Matthew McClintock | bf1dfff | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 171 | void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { } |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 172 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 173 | static struct pci_config_table pci_mpc85xxcds_config_table[] = { |
Matthew McClintock | bf1dfff | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 174 | {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}}, |
Randy Vinson | 7f3f2bd | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 175 | {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}}, |
| 176 | {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1, |
Andy Fleming | ffa621a | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 177 | mpc85xx_config_via_usbide, {0,0,0}}, |
Randy Vinson | 7f3f2bd | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 178 | {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2, |
| 179 | mpc85xx_config_via_usb, {0,0,0}}, |
| 180 | {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3, |
| 181 | mpc85xx_config_via_usb2, {0,0,0}}, |
| 182 | {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5, |
Andy Fleming | ffa621a | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 183 | mpc85xx_config_via_power, {0,0,0}}, |
Randy Vinson | 7f3f2bd | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 184 | {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6, |
| 185 | mpc85xx_config_via_ac97, {0,0,0}}, |
Andy Fleming | ffa621a | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 186 | {}, |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 187 | }; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 188 | |
Zhao Chenhui | b813cbe | 2011-08-24 13:20:04 +0800 | [diff] [blame] | 189 | static struct pci_controller pci1_hose; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 190 | #endif /* CONFIG_PCI */ |
| 191 | |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 192 | void pci_init_board(void) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 193 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Kumar Gala | f5fa8f3 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 195 | struct fsl_pci_info pci_info; |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 196 | u32 devdisr, pordevsr, io_sel; |
| 197 | u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel; |
| 198 | int first_free_busno = 0; |
chenhui zhao | 568336e | 2011-09-15 14:52:34 +0800 | [diff] [blame] | 199 | char buf[32]; |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 200 | |
| 201 | devdisr = in_be32(&gur->devdisr); |
| 202 | pordevsr = in_be32(&gur->pordevsr); |
| 203 | porpllsr = in_be32(&gur->porpllsr); |
| 204 | io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; |
| 205 | |
| 206 | debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 207 | |
| 208 | #ifdef CONFIG_PCI1 |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 209 | pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */ |
| 210 | pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */ |
| 211 | pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; |
| 212 | pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 213 | |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 214 | if (!(devdisr & MPC85xx_DEVDISR_PCI1)) { |
Kumar Gala | f5fa8f3 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 215 | SET_STD_PCI_INFO(pci_info, 1); |
| 216 | set_next_law(pci_info.mem_phys, |
| 217 | law_size_bits(pci_info.mem_size), pci_info.law); |
| 218 | set_next_law(pci_info.io_phys, |
| 219 | law_size_bits(pci_info.io_size), pci_info.law); |
| 220 | |
| 221 | pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs); |
chenhui zhao | a6d0bfa | 2011-09-06 16:41:14 +0000 | [diff] [blame] | 222 | printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n", |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 223 | (pci_32) ? 32 : 64, |
chenhui zhao | 568336e | 2011-09-15 14:52:34 +0800 | [diff] [blame] | 224 | strmhz(buf, pci_speed), |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 225 | pci_clk_sel ? "sync" : "async", |
| 226 | pci_agent ? "agent" : "host", |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 227 | pci_arb ? "arbiter" : "external-arbiter", |
Kumar Gala | f5fa8f3 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 228 | pci_info.regs); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 229 | |
Zhao Chenhui | b813cbe | 2011-08-24 13:20:04 +0800 | [diff] [blame] | 230 | pci1_hose.config_table = pci_mpc85xxcds_config_table; |
Kumar Gala | f5fa8f3 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 231 | first_free_busno = fsl_pci_init_port(&pci_info, |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 232 | &pci1_hose, first_free_busno); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 233 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 234 | #ifdef CONFIG_PCIX_CHECK |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 235 | if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) { |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 236 | /* PCI-X init */ |
| 237 | if (CONFIG_SYS_CLK_FREQ < 66000000) |
| 238 | printf("PCI-X will only work at 66 MHz\n"); |
| 239 | |
| 240 | reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ |
| 241 | | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E; |
| 242 | pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16); |
| 243 | } |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 244 | #endif |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 245 | } else { |
chenhui zhao | a6d0bfa | 2011-09-06 16:41:14 +0000 | [diff] [blame] | 246 | printf("PCI1: disabled\n"); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 247 | } |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 248 | |
| 249 | puts("\n"); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 250 | #else |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 251 | setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 252 | #endif |
| 253 | |
| 254 | #ifdef CONFIG_PCI2 |
| 255 | { |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 256 | uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 257 | uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */ |
| 258 | if (pci_dual) { |
Peter Tyser | 8ca78f2 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 259 | printf("PCI2: 32 bit, 66 MHz, %s\n", |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 260 | pci2_clk_sel ? "sync" : "async"); |
| 261 | } else { |
Peter Tyser | 8ca78f2 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 262 | printf("PCI2: disabled\n"); |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 263 | } |
| 264 | } |
| 265 | #else |
Kumar Gala | 7b62688 | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 266 | setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 267 | #endif /* CONFIG_PCI2 */ |
| 268 | |
Kumar Gala | f5fa8f3 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 269 | fsl_pcie_init_board(first_free_busno); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 270 | } |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 271 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 272 | void configure_rgmii(void) |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 273 | { |
Jon Loeliger | f501282 | 2006-10-20 15:54:34 -0500 | [diff] [blame] | 274 | unsigned short temp; |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 275 | |
| 276 | /* Change the resistors for the PHY */ |
| 277 | /* This is needed to get the RGMII working for the 1.3+ |
| 278 | * CDS cards */ |
| 279 | if (get_board_version() == 0x13) { |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 280 | miiphy_write(DEFAULT_MII_NAME, |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 281 | TSEC1_PHY_ADDR, 29, 18); |
| 282 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 283 | miiphy_read(DEFAULT_MII_NAME, |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 284 | TSEC1_PHY_ADDR, 30, &temp); |
| 285 | |
| 286 | temp = (temp & 0xf03f); |
| 287 | temp |= 2 << 9; /* 36 ohm */ |
| 288 | temp |= 2 << 6; /* 39 ohm */ |
| 289 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 290 | miiphy_write(DEFAULT_MII_NAME, |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 291 | TSEC1_PHY_ADDR, 30, temp); |
| 292 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 293 | miiphy_write(DEFAULT_MII_NAME, |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 294 | TSEC1_PHY_ADDR, 29, 3); |
| 295 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 296 | miiphy_write(DEFAULT_MII_NAME, |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 297 | TSEC1_PHY_ADDR, 30, 0x8000); |
| 298 | } |
| 299 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 300 | return; |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 301 | } |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 302 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 303 | int board_eth_init(bd_t *bis) |
| 304 | { |
Bin Meng | 1adc095 | 2016-01-11 22:41:15 -0800 | [diff] [blame] | 305 | #ifdef CONFIG_TSEC_ENET |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 306 | struct fsl_pq_mdio_info mdio_info; |
| 307 | struct tsec_info_struct tsec_info[4]; |
| 308 | int num = 0; |
| 309 | |
| 310 | #ifdef CONFIG_TSEC1 |
| 311 | SET_STD_TSEC_INFO(tsec_info[num], 1); |
| 312 | num++; |
| 313 | #endif |
| 314 | #ifdef CONFIG_TSEC2 |
| 315 | SET_STD_TSEC_INFO(tsec_info[num], 2); |
| 316 | num++; |
| 317 | #endif |
| 318 | #ifdef CONFIG_TSEC3 |
| 319 | /* initialize TSEC3 only if Carrier is 1.3 or above on CDS */ |
| 320 | if (get_board_version() >= 0x13) { |
| 321 | SET_STD_TSEC_INFO(tsec_info[num], 3); |
| 322 | tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID; |
| 323 | num++; |
| 324 | } |
| 325 | #endif |
| 326 | #ifdef CONFIG_TSEC4 |
| 327 | /* initialize TSEC4 only if Carrier is 1.3 or above on CDS */ |
| 328 | if (get_board_version() >= 0x13) { |
| 329 | SET_STD_TSEC_INFO(tsec_info[num], 4); |
| 330 | tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID; |
| 331 | num++; |
| 332 | } |
| 333 | #endif |
| 334 | |
| 335 | if (!num) { |
| 336 | printf("No TSECs initialized\n"); |
| 337 | |
| 338 | return 0; |
| 339 | } |
| 340 | |
| 341 | mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; |
| 342 | mdio_info.name = DEFAULT_MII_NAME; |
| 343 | fsl_pq_mdio_init(bis, &mdio_info); |
| 344 | |
| 345 | tsec_eth_init(bis, tsec_info, num); |
| 346 | configure_rgmii(); |
Bin Meng | 1adc095 | 2016-01-11 22:41:15 -0800 | [diff] [blame] | 347 | #endif |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 348 | |
| 349 | return pci_eth_init(bis); |
| 350 | } |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 351 | |
Kumar Gala | b90d254 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 352 | #if defined(CONFIG_OF_BOARD_SETUP) |
Kumar Gala | 2dba0de | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 353 | void ft_pci_setup(void *blob, bd_t *bd) |
| 354 | { |
Kumar Gala | 6525d51 | 2010-07-08 22:37:44 -0500 | [diff] [blame] | 355 | FT_FSL_PCI_SETUP; |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 356 | } |
| 357 | #endif |